Dual-sided silicon integrated passive devices

    公开(公告)号:US10103138B2

    公开(公告)日:2018-10-16

    申请号:US15658670

    申请日:2017-07-25

    申请人: Apple Inc.

    摘要: In some embodiments, a system may include an integrated circuit. The integrated circuit may include a substrate including a first surface, a second surface substantially opposite of the first surface, and a first set of electrical conductors coupled to the first surface. The first set of electrical conductors may function to electrically connect the integrated circuit to a circuit board. The integrated circuit may include a semiconductor die coupled to the second surface of the substrate using a second set of electrical conductors. The integrated circuit may include a passive device dimensioned to be integrated with the integrated circuit. The passive device may be positioned between the second surface and at least one of the first set of electrical conductors. The die may be electrically connected to a second side of the passive device. A first side of the passive device may be available to be electrically connected to a second device.

    DUAL-SIDED SILICON INTEGRATED PASSIVE DEVICES
    5.
    发明申请
    DUAL-SIDED SILICON INTEGRATED PASSIVE DEVICES 有权
    双面硅集成无源器件

    公开(公告)号:US20170018546A1

    公开(公告)日:2017-01-19

    申请号:US15057588

    申请日:2016-03-01

    申请人: Apple Inc.

    IPC分类号: H01L27/06 H01L49/02 H01L21/77

    摘要: In some embodiments, a system may include an integrated circuit. The integrated circuit may include a substrate including a first surface, a second surface substantially opposite of the first surface, and a first set of electrical conductors coupled to the first surface. The first set of electrical conductors may function to electrically connect the integrated circuit to a circuit board. The integrated circuit may include a semiconductor die coupled to the second surface of the substrate using a second set of electrical conductors. The integrated circuit may include a passive device dimensioned to be integrated with the integrated circuit. The passive device may be positioned between the second surface and at least one of the first set of electrical conductors. The die may be electrically connected to a second side of the passive device. A first side of the passive device may be available to be electrically connected to a second device.

    摘要翻译: 在一些实施例中,系统可以包括集成电路。 集成电路可以包括包括第一表面,基本上与第一表面相对的第二表面的衬底和耦合到第一表面的第一组电导体。 第一组电导体可以用于将集成电路电连接到电路板。 集成电路可以包括使用第二组电导体耦合到衬底的第二表面的半导体管芯。 集成电路可以包括被定义为与集成电路集成的无源器件。 无源器件可以位于第二表面和第一组电导体中的至少一个之间。 芯片可以电连接到无源器件的第二侧。 无源器件的第一侧可用于电连接到第二器件。

    Structure and Method for Sealing a Silicon IC

    公开(公告)号:US20230040308A1

    公开(公告)日:2023-02-09

    申请号:US17397834

    申请日:2021-08-09

    申请人: Apple Inc.

    摘要: Chip sealing structures and methods of manufacture are described. In an embodiment, a chip structure includes a main body area formed of a substrate, a back-end-of-the-line (BEOL) build-up structure spanning over the substrate, and chip edge sidewalls extending from a back surface of the substrate to a top surface of the BEOL build-up structure and laterally surrounding the substrate and the BEOL build-up structure. In accordance with embodiments, the chip structure may further include a conformal sealing layer covering at least a first chip edge sidewall of the chip edge sidewalls and a portion of the top surface of the BEOL build-up structure, and forming a lip around the top surface of the BEOL build-up structure.

    INTEGRATED PASSIVE DEVICES TO REDUCE POWER SUPPLY VOLTAGE DROOP

    公开(公告)号:US20170317588A1

    公开(公告)日:2017-11-02

    申请号:US15489798

    申请日:2017-04-18

    申请人: Apple Inc.

    摘要: A system that includes multiple integrated circuits is disclosed. A first integrated circuit of the system includes a plurality of circuit blocks, and a first circuit block of the plurality of circuit blocks includes a first power terminal. A second integrated circuit of the system includes multiple voltage regulation circuits, a second power terminal coupled to an output of a given voltage regulation circuit, and a third power terminal coupled to an input of the given voltage regulation circuit. A substrate, included in the system, includes a plurality of conductive paths, each of which includes a plurality of wires fabricated on a plurality of conductive layers. The system further includes a power management unit that may be configured to generate a power supply voltage at a fourth power terminal that is coupled to the third power terminal via a first conductive path of the plurality of conductive paths.