-
公开(公告)号:US09761452B1
公开(公告)日:2017-09-12
申请号:US15205528
申请日:2016-07-08
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Jiehui Shu , Daniel Jaeger , Garo Jacques Derderian , Haifeng Sheng , Jinping Liu
IPC: H01L21/311 , H01L21/033 , H01L27/11
CPC classification number: H01L27/1116 , H01L21/3086 , H01L27/1104 , H01L28/00
Abstract: Devices and methods of fabricating integrated circuit devices with reduced cell height are provided. One method includes, for instance: obtaining an intermediate semiconductor device having a substrate including a logic area and an SRAM area, a fin material layer, and a hardmask layer; depositing a mandrel over the logic area; depositing a sacrificial spacer layer; etching the sacrificial spacer layer to define a sacrificial set of vertical spacers; etching the hardmask layer; leaving a set of vertical hardmask spacers; depositing a first spacer layer; etching the first spacer layer to define a first set of vertical spacers over the logic area; depositing an SOH layer; etching an opening in the SOH layer over the SRAM area; depositing a second spacer layer; and etching the second spacer layer to define a second set of spacers over the SRAM area.
-
公开(公告)号:US20200335435A1
公开(公告)日:2020-10-22
申请号:US16918053
申请日:2020-07-01
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Jiehui Shu , Xiaoqiang Zhang , Haizhou Yin , Moosung M. Chae , Jinping Liu , Hui Zang
IPC: H01L23/528 , H01L21/768 , H01L23/525
Abstract: Interconnect structures and methods of fabricating an interconnect structure. A first interconnect and a second interconnect extend in a first direction in a interlayer dielectric layer and are spaced apart from each other. A third interconnect is arranged in the interlayer dielectric layer to connect the first interconnect with the second interconnect. The first interconnect and the second interconnect have a first width, and the third interconnect has a second width that is less than the first width.
-
公开(公告)号:US10559470B2
公开(公告)日:2020-02-11
申请号:US15876407
申请日:2018-01-22
Applicant: GLOBALFOUNDRIES INC.
Inventor: Haigou Huang , Jinsheng Gao , Hong Yu , Jinping Liu , Huang Liu
IPC: H01L27/08 , H01L21/28 , H01L21/76 , H01L21/8234 , H01L27/088 , H01L21/311 , H01L21/768
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to capping structures and methods of manufacture. The structure includes: a plurality of gate structures in a first location with a first density; a plurality of gate structures in a second location with a second density different than the first density; and a T-shaped capping structure protecting the plurality of gate structures in the first location and in the second location.
-
84.
公开(公告)号:US20190393077A1
公开(公告)日:2019-12-26
申请号:US16016910
申请日:2018-06-25
Applicant: GLOBALFOUNDRIES INC.
Inventor: Chih-Chiang Chang , Haifeng` Sheng , Jiehui Shu , Haigou Huang , Pei Liu , Jinping Liu , Haiting Wang , Daniel J. Jaeger
IPC: H01L21/762 , H01L29/66 , H01L21/768 , H01L29/78 , H01L21/8234 , H01L27/088
Abstract: The present disclosure relates to methods for forming fill materials in trenches having different widths and related structures. A method may include: forming a first fill material in a first and second trench where the second trench has a greater width than the first trench; removing a portion of the first fill material from each trench and forming a second fill material over the first fill material; removing a portion of the first and second fill material within the second trench; and forming a third fill material in the second trench. The structure may include a first fill material in trenches having different widths wherein the upper surfaces of the first fill material in each trench are substantially co-planar. The structure may also include a second fill material on the first fill material in each trench, the second fill material having a substantially equal thickness in each trench.
-
公开(公告)号:US20190355624A1
公开(公告)日:2019-11-21
申请号:US16529162
申请日:2019-08-01
Applicant: GLOBALFOUNDRIES INC.
Inventor: Asli Sirman , Jiehui Shu , Chih-Chiang Chang , Huy Cao , Haigou Huang , Jinping Liu
IPC: H01L21/8234 , H01L21/762 , H01L27/088 , H01L29/66
Abstract: Methods produce integrated circuit structures that include (among other components) fins extending from a first layer, source/drain structures on the fins, source/drain contacts on the source/drain structures, an insulator on the source/drain contacts defining trenches between the source/drain contacts, gate conductors in a lower portion of the trenches adjacent the fins, a first liner material lining a middle portion and an upper portion of the trenches, a fill material in the middle portion of the trenches, and a second material in the upper portion of the trenches. The first liner material is on the gate conductors in the trenches.
-
86.
公开(公告)号:US20190341475A1
公开(公告)日:2019-11-07
申请号:US15970217
申请日:2018-05-03
Applicant: GLOBALFOUNDRIES INC.
Inventor: Jiehui Shu , Laertis Economikos , Xusheng Wu , John Zhang , Haigou Huang , Hui Zhan , Tao Han , Haiting Wang , Jinping Liu , Hui Zang
IPC: H01L29/66 , H01L21/02 , H01L21/306 , H01L21/3065 , H01L21/308 , H01L21/8238
Abstract: In conjunction with a replacement metal gate (RMG) process for forming a fin field effect transistor (FinFET), gate isolation methods and associated structures leverage the formation of distinct narrow and wide gate cut regions in a sacrificial gate. The formation of a narrow gate cut between closely-spaced fins can decrease the extent of etch damage to interlayer dielectric layers located adjacent to the narrow gate cut by delaying the deposition of such dielectric layers until after formation of the narrow gate cut opening. The methods and resulting structures also decrease the propensity for short circuits between later-formed, adjacent gates.
-
公开(公告)号:US20190304843A1
公开(公告)日:2019-10-03
申请号:US15936734
申请日:2018-03-27
Applicant: GLOBALFOUNDRIES INC.
Inventor: Asli Sirman , Jiehui Shu , Chih-Chiang Chang , Huy Cao , Haigou Huang , Jinping Liu
IPC: H01L21/8234 , H01L27/088 , H01L21/762 , H01L29/66
Abstract: Methods produce integrated circuit structures that include (among other components) fins extending from a first layer, source/drain structures on the fins, source/drain contacts on the source/drain structures, an insulator on the source/drain contacts defining trenches between the source/drain contacts, gate conductors in a lower portion of the trenches adjacent the fins, a first liner material lining a middle portion and an upper portion of the trenches, a fill material in the middle portion of the trenches, and a second material in the upper portion of the trenches. The first liner material is on the gate conductors in the trenches.
-
公开(公告)号:US10340142B1
公开(公告)日:2019-07-02
申请号:US15919119
申请日:2018-03-12
Applicant: GLOBALFOUNDRIES INC.
Inventor: Jinsheng Gao , Daniel Jaeger , Michael Aquilino , Patrick Carpenter , Jiehui Shu , Pei Liu , Jinping Liu
IPC: H01L21/033 , H01L21/311 , H01L29/66 , H01L21/3213
Abstract: At least one method, apparatus and system disclosed herein involves forming semiconductor devices comprising vertically aligned gates, metal hard masks, and nitride regions. The semiconductor device may contain a semiconductor substrate; a gate disposed on the semiconductor substrate; a metal hard mask vertically aligned with the gate; a nitride region vertically aligned with the gate and the metal hard mask; and source/drain (S/D) regions disposed in proximity to the gate.
-
公开(公告)号:US20190097019A1
公开(公告)日:2019-03-28
申请号:US15712748
申请日:2017-09-22
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Wei Zhao , Haiting Wang , David P. Brunco , Jiehui Shu , Shesh Mani Pandey , Jinping Liu , Scott Beasor
IPC: H01L29/66 , H01L21/02 , H01L29/417 , H01L21/762
CPC classification number: H01L29/6681 , H01L21/02532 , H01L21/02636 , H01L21/02664 , H01L21/76224 , H01L21/823431 , H01L21/823821 , H01L21/845 , H01L27/0886 , H01L27/0924 , H01L27/1211 , H01L29/1054 , H01L29/41791 , H01L29/66795
Abstract: Methods of forming a structure for a fin-type field-effect transistor and structures for a fin-type field-effect transistor. An etch stop layer, a sacrificial layer, and a dielectric layer are arranged in a layer stack formed on a substrate. a plurality of openings are formed that extend through the layer stack to the substrate. A semiconductor material is epitaxially grown inside each of the plurality of openings from the substrate to form a plurality of fins embedded in the layer stack. The sacrificial layer is removed selective to the etch stop layer to reveal a section of each of the plurality of fins.
-
90.
公开(公告)号:US20190043965A1
公开(公告)日:2019-02-07
申请号:US16147072
申请日:2018-09-28
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Min-Hwa Chi , Jinping Liu
IPC: H01L29/66 , H01L21/306 , H01L21/8234 , H01L21/02 , H01L27/088 , H01L29/78
Abstract: At least one method, apparatus and system disclosed herein fin field effect transistor (finFET) comprising a tall fin having a plurality of epitaxial regions. A first fin of a transistor is formed. The first fin comprising a first portion comprising silicon, a second portion comprising silicon germanium and a third portion comprising silicon. A gate structure above the third portion is formed. An etching process is performed for removing the silicon germanium of the second portion that is not below the gate structure. A first epitaxy region is formed above the first portion. A second epitaxy region is formed vertically aligned with the first epitaxy region and above the second region.
-
-
-
-
-
-
-
-
-