Storage Expansion Apparatus and Server
    2.
    发明申请
    Storage Expansion Apparatus and Server 有权
    存储扩展设备和服务器

    公开(公告)号:US20150032932A1

    公开(公告)日:2015-01-29

    申请号:US14512790

    申请日:2014-10-13

    Abstract: A storage expansion apparatus and a server, where the storage expansion apparatus includes a quick path interconnect (QPI) interface module, which communicates with a central processing unit (CPU) through a QPI bus; a peripheral component interconnect express (PCIe) interface module, which communicates with the CPU through a PCIe bus; an interface selecting module, connected to the QPI interface module and the PCIe interface module separately; a home agent (HA) module, connected to the interface selecting module; and a memory controller engine (MCEng) module, connected to the HA module and the interface selecting module separately. The storage expansion apparatus may serve as a CPU memory capacity expansion device, and may also serve as storage expansion hardware of storage input and output (TO).

    Abstract translation: 一种存储扩展装置和服务器,其中存储扩展装置包括通过QPI总线与中央处理单元(CPU)通信的快速路径互连(QPI)接口模块; 外围组件互连快速(PCIe)接口模块,其通过PCIe总线与CPU通信; 接口选择模块,分别连接到QPI接口模块和PCIe接口模块; 连接到接口选择模块的归属代理(HA)模块; 以及分别连接到HA模块和接口选择模块的存储器控​​制器引擎(MCEng)模块。 存储扩展装置可以用作CPU存储器容量扩展装置,并且还可以用作存储输入和输出(TO)的存储扩展硬件。

    NVME Data Processing Method and NVME Device
    3.
    发明申请

    公开(公告)号:US20190155760A1

    公开(公告)日:2019-05-23

    申请号:US16251805

    申请日:2019-01-18

    Inventor: Sheng Chang

    Abstract: A Non-Volatile Memory Express (NVMe) data reading/writing method and an NVMe device, where in the method, a transceiver receives an NVMe command from a host into a submission queue (SQ), an SQ control circuit sends the NVMe command in the SQ to an solid state drive (SSD) controller when detecting that the SQ in an SQ cache changes, the SSD controller executes the NVMe command, writes a generated NVMe command response into a completion queue (CQ) using a CQ control circuit, and instructs, by triggering an interrupt, the host to read the CQ such that the host processes the NVMe command response in the CQ. Because both the SQ and the CQ are located in the NVMe device, a central processing unit (CPU) can directly read the NVMe command response in the CQ or directly write the NVMe command into the SQ, thereby further reducing consumption of CPU resources.

    METHOD AND SYSTEM FOR IMPLEMENTING INTERCONNECTION FAULT TOLERANCE BETWEEN CPU
    5.
    发明申请
    METHOD AND SYSTEM FOR IMPLEMENTING INTERCONNECTION FAULT TOLERANCE BETWEEN CPU 有权
    执行CPU间互连故障容限的方法和系统

    公开(公告)号:US20130097455A1

    公开(公告)日:2013-04-18

    申请号:US13707188

    申请日:2012-12-06

    Abstract: A system for implementing interconnection fault tolerance between CPUs, a first CPU and a second CPU implements interconnection through a first CPU interconnect device and a second CPU interconnect device. The system adds a data channel between a first SerDes interface of the first CPU interconnect device and a second SerDes interface of the second CPU interconnect device, and transmits link connection state information and a link control signal through the added data channel. The system monitors a link state of any one link in a CPU interconnection system, transmits the link state through the added data channel, recovers any one of the connection links when determining whether any one of the first connection link, the second connection link and the third connection link is faulty.

    Abstract translation: 用于实现CPU之间的互连容错的系统,第一CPU和第二CPU通过第一CPU互连设备和第二CPU互连设备实现互连。 该系统在第一CPU互连设备的第一SerDes接口和第二CPU互连设备的第二SerDes接口之间添加数据信道,并通过添加的数据信道发送链路连接状态信息和链路控制信号。 系统监视CPU互连系统中任一链路的链路状态,通过添加的数据信道发送链路状态,在确定第一连接链路,第二连接链路和 第三连接链路故障。

    Storage system, method, and apparatus for processing operation request

    公开(公告)号:US10372343B2

    公开(公告)日:2019-08-06

    申请号:US16103871

    申请日:2018-08-14

    Abstract: According to a storage system, method, and apparatus for processing an operation request provided by embodiments of the present invention, a controller directly encapsulates a SCSI protocol operation request into an Ethernet operation request packet at the MAC layer instead of using the TCP/IP protocol layer and a disk enclosure decapsulates the Ethernet operation request to obtain the SCSI protocol operation request and sends the SCSI protocol operation request to a target disk, thereby reducing layers of encapsulation, reducing a processing delay of the storage system, and improving performance of the storage system.

    CPU interconnect device
    7.
    发明授权
    CPU interconnect device 有权
    CPU互连设备

    公开(公告)号:US08990460B2

    公开(公告)日:2015-03-24

    申请号:US13707209

    申请日:2012-12-06

    Abstract: The present disclosure provides a CPU interconnect device, the CPU interconnect device connects with a first CPU, which includes a quick path interconnect QPI interface and a serial deserial SerDes interface, the quick path interconnect QPI interface receives serial QPI data sent from a CPU, converts the received serial QPI data into a parallel QPI data, and outputs the parallel QPI data to the serial deserial SerDes interface; the serial deserial SerDes interface converts the parallel QPI data output by the QPI interface into a high-speed serial SerDes data and then send the high-speed serial SerDes data to another CPU interconnect device connected with another CPU. The defects of poor scalability, long data transmission delay, and a high cost of an existing interconnect system among CPUs can be solved.

    Abstract translation: 本公开提供了一种CPU互连设备,CPU互连设备与包括快速路径互连QPI接口和串行解串联SerDes接口的第一CPU连接,快速路径互连QPI接口接收从CPU发送的串行QPI数据, 将接收到的串行QPI数据转换为并行QPI数据,并将并行QPI数据输出到串联解耦SerDes接口; 串行串行SerDes接口将QPI接口输出的并行QPI数据转换为高速串行SerDes数据,然后将高速串行SerDes数据发送到与另一个CPU连接的另一个CPU互连设备。 可以解决CPU之间的可扩展性差,长数据传输延迟以及现有互连系统成本高的缺陷。

    Data Transmission Method, Device and System
    8.
    发明申请
    Data Transmission Method, Device and System 有权
    数据传输方法,设备和系统

    公开(公告)号:US20150026527A1

    公开(公告)日:2015-01-22

    申请号:US14502326

    申请日:2014-09-30

    Abstract: A data transmission method, device and system to improve reliability of a data link. When the sender side detects erroneous data, the erroneous data is discarded and a data retransmission request is sent to the sender side to ensure correctness of received data and improve reliability of the data link; and, when the sender side detects the erroneous data and a bit error rate is greater than a preset bit error rate threshold, the data link gets into auto recovery, and data transmission is resumed after the recovery succeeds, thereby avoiding an excessively high bit error rate, preventing an excessively high probability of omitted checks (the higher the bit error rate is, the higher probability of omitted checks is), and further improving reliability of the data link.

    Abstract translation: 一种提高数据链路可靠性的数据传输方法,设备和系统。 当发送方检测到错误数据时,丢弃错误数据,并向发送方发送数据重发请求,以确保接收到的数据的正确性并提高数据链路的可靠性; 并且当发送方检测到错误数据并且误码率大于预设误码率阈值时,数据链路进入自动恢复,并且在恢复成功之后恢复数据传输,从而避免了过高的位错误 速率,防止忽略检查的概率过高(误码率越高,省略检查的概率越高),并进一步提高数据链路的可靠性。

    Method and system for implementing interconnection fault tolerance between CPU
    9.
    发明授权
    Method and system for implementing interconnection fault tolerance between CPU 有权
    实现CPU间互连容错的方法和系统

    公开(公告)号:US08909979B2

    公开(公告)日:2014-12-09

    申请号:US13707188

    申请日:2012-12-06

    Abstract: A system for implementing interconnection fault tolerance between CPUs, a first CPU and a second CPU implements interconnection through a first CPU interconnect device and a second CPU interconnect device. The system adds a data channel between a first SerDes interface of the first CPU interconnect device and a second SerDes interface of the second CPU interconnect device, and transmits link connection state information and a link control signal through the added data channel. The system monitors a link state of any one link in a CPU interconnection system, transmits the link state through the added data channel, recovers any one of the connection links when determining whether any one of the first connection link, the second connection link and the third connection link is faulty.

    Abstract translation: 用于实现CPU之间的互连容错的系统,第一CPU和第二CPU通过第一CPU互连设备和第二CPU互连设备实现互连。 该系统在第一CPU互连设备的第一SerDes接口和第二CPU互连设备的第二SerDes接口之间添加数据信道,并通过添加的数据信道发送链路连接状态信息和链路控制信号。 系统监视CPU互连系统中任一链路的链路状态,通过添加的数据信道发送链路状态,在确定第一连接链路,第二连接链路和 第三连接链路故障。

    CPU INTERCONNECT DEVICE
    10.
    发明申请
    CPU INTERCONNECT DEVICE 有权
    CPU互连设备

    公开(公告)号:US20130103875A1

    公开(公告)日:2013-04-25

    申请号:US13707209

    申请日:2012-12-06

    Abstract: The present disclosure provides a CPU interconnect device, the CPU interconnect device connects with a first CPU, which includes a quick path interconnect QPI interface and a serial deserial SerDes interface, the quick path interconnect QPI interface receives serial QPI data sent from a CPU, converts the received serial QPI data into a parallel QPI data, and outputs the parallel QPI data to the serial deserial SerDes interface; the serial deserial SerDes interface converts the parallel QPI data output by the QPI interface into a high-speed serial SerDes data and then send the high-speed serial SerDes data to another CPU interconnect device connected with another CPU. The defects of poor scalability, long data transmission delay, and a high cost of an existing interconnect system among CPUs can be solved.

    Abstract translation: 本公开提供了一种CPU互连设备,CPU互连设备与包括快速路径互连QPI接口和串行解串联SerDes接口的第一CPU连接,快速路径互连QPI接口接收从CPU发送的串行QPI数据,转换 将接收到的串行QPI数据转换为并行QPI数据,并将并行QPI数据输出到串联解耦SerDes接口; 串行串行SerDes接口将QPI接口输出的并行QPI数据转换为高速串行SerDes数据,然后将高速串行SerDes数据发送到与另一个CPU连接的另一个CPU互连设备。 可以解决CPU之间的可扩展性差,长数据传输延迟以及现有互连系统成本高的缺陷。

Patent Agency Ranking