Energy-efficient error-correction-detection storage

    公开(公告)号:US11327831B2

    公开(公告)日:2022-05-10

    申请号:US16832263

    申请日:2020-03-27

    申请人: Rambus Inc.

    IPC分类号: G06F11/10 G06F3/06

    摘要: A memory system employs an addressing scheme to logically divide rows of memory cells into separate contiguous regions, one for data storage and another for error detection and correction (EDC) codes corresponding to that data. Data and corresponding EDC codes are stored in the same row of the same bank. Accessing data and corresponding EDC code in the same row of the same bank advantageously saves power and avoids bank conflicts. The addressing scheme partitions the memory without requiring the requesting processor to have an understanding of the memory partition.

    Margin test methods and circuits
    8.
    发明授权

    公开(公告)号:US11233589B2

    公开(公告)日:2022-01-25

    申请号:US17102779

    申请日:2020-11-24

    申请人: Rambus Inc.

    摘要: Described are methods and circuits for margin testing digital receivers. These methods and circuits prevent margins from collapsing in response to erroneously received data and can thus be used in receivers that employ historical data to reduce intersymbol interference (ISI). Some embodiments detect receive errors for input data streams of unknown patterns and can thus be used for in-system margin testing. Such systems can be adapted to dynamically alter system parameters during device operation to maintain adequate margins despite fluctuations in the system noise environment due to e.g. temperature and supply-voltage changes. Also described are methods of plotting and interpreting filtered and unfiltered error data generated by the disclosed methods and circuits. Some embodiments filter error data to facilitate pattern-specific margin testing.