-
公开(公告)号:US20190287851A1
公开(公告)日:2019-09-19
申请号:US15920727
申请日:2018-03-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Pin-Wen CHEN , Chia-Han LAI , Chih-Wei CHANG , Mei-Hui FU , Ming-Hsing TSAI , Wei-Jung LIN , Yu Shih WANG , Ya-Yi CHENG , I-Li CHEN
IPC: H01L21/768 , H01L23/535 , H01L21/285 , H01L21/3213
Abstract: The present disclosure provides example embodiments relating to conductive features, such as metal contacts, vias, lines, etc., and methods for forming those conductive features. In some embodiments, a structure includes a first dielectric layer over a substrate, a first conductive feature through the first dielectric layer, the first conductive feature comprising a first metal, a second dielectric layer over the first dielectric layer, and a second conductive feature through the second dielectric layer having a lower convex surface extending into the first conductive feature, wherein the lower convex surface of the second conductive feature has a tip end extending laterally under a bottom boundary of the second dielectric layer.
-
公开(公告)号:US20190304833A1
公开(公告)日:2019-10-03
申请号:US15939572
申请日:2018-03-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Pin-Wen CHEN , Chia-Han LAI , Mei-Hui FU , Min-Hsiu HUNG , Ya-Yi CHENG
IPC: H01L21/768 , H01L23/522 , H01L23/532
Abstract: Generally, the present disclosure provides example embodiments relating to conductive features, such as metal contacts, vias, lines, etc., and methods for forming those conductive features. In an embodiment, a structure includes a first dielectric layer over a substrate, a first conductive feature in the first dielectric layer, a second dielectric layer over the first dielectric layer, a second conductive feature in the second dielectric layer, and a blocking region disposed between the first conductive feature and the second conductive feature. The second conductive feature is disposed between and abutting a first sidewall of the second dielectric layer and a second sidewall of the second dielectric layer. The blocking region extends laterally at least from the first sidewall of the second dielectric layer to the second sidewall of the second dielectric layer.
-
公开(公告)号:US20190273147A1
公开(公告)日:2019-09-05
申请号:US15909838
申请日:2018-03-01
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu-Wen CHENG , Cheng-Tung LIN , Chih-Wei CHANG , Hong-Mao LEE , Ming-Hsing TSAI , Sheng-Hsuan LIN , Wei-Jung LIN , Yan-Ming TSAI , Yu-Shiuan WANG , Hung-Hsu CHEN , Wei-Yip LOH , Ya-Yi CHENG
IPC: H01L29/66 , H01L29/08 , H01L29/45 , H01L21/768 , H01L21/02 , H01L21/326 , H01L29/78
Abstract: Embodiments disclosed herein relate generally to forming an effective metal diffusion barrier in sidewalls of epitaxy source/drain regions. In an embodiment, a structure includes an active area having a source/drain region on a substrate, a dielectric layer over the active area and having a sidewall aligned with the sidewall of the source/drain region, and a conductive feature along the sidewall of the dielectric layer to the source/drain region. The source/drain region has a sidewall and a lateral surface extending laterally from the sidewall of the source/drain region, and the source/drain region further includes a nitrided region extending laterally from the sidewall of the source/drain region into the source/drain region. The conductive feature includes a silicide region along the lateral surface of the source/drain region and along at least a portion of the sidewall of the source/drain region.
-
-