SEMICONDUCTOR PACKAGES
    2.
    发明申请

    公开(公告)号:US20250167155A1

    公开(公告)日:2025-05-22

    申请号:US18785840

    申请日:2024-07-26

    Abstract: A semiconductor package may include a lower redistribution layer, a first semiconductor chip on the lower redistribution layer, a second semiconductor chip on the first semiconductor chip, under-bump patterns between the first semiconductor chip and the second semiconductor chip, and connection terminals between the under-bump patterns and the second semiconductor chip. The under-bump patterns may include a first under-bump pattern connected to two of the connection terminals and a second under-bump pattern connected to one of the connection terminals. A power or ground voltage of the second semiconductor chip may be applied through the first under-bump pattern.

    ELECTRONIC DEVICE PACKAGE
    3.
    发明申请

    公开(公告)号:US20190385997A1

    公开(公告)日:2019-12-19

    申请号:US16554818

    申请日:2019-08-29

    Abstract: An electronic device package includes a package substrate, an interposer located above the package substrate and electrically connected to the package substrate, a processing device located above the interposer and electrically connected to the interposer, at least one high bandwidth memory device located above the interposer and electrically connected to the interposer and the processing device, a power management integrated circuit device located above the interposer and electrically connected to the interposer and the processing device, and a passive device located on or inside the interposer and electrically connected to the power management integrated circuit device.

    ELECTRONIC DEVICE PACKAGE
    4.
    发明申请

    公开(公告)号:US20180190635A1

    公开(公告)日:2018-07-05

    申请号:US15696973

    申请日:2017-09-06

    Abstract: An electronic device package includes a package substrate, an interposer located above the package substrate and electrically connected to the package substrate, a processing device located above the interposer and electrically connected to the interposer, at least one high bandwidth memory device located above the interposer and electrically connected to the interposer and the processing device, a power management integrated circuit device located above the interposer and electrically connected to the interposer and the processing device, and a passive device located on or inside the interposer and electrically connected to the power management integrated circuit device.

Patent Agency Ranking