-
1.
公开(公告)号:US12047522B2
公开(公告)日:2024-07-23
申请号:US17673216
申请日:2022-02-16
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sanguk Kim , Jongdoo Kim , Hyoseok Na , Daeseung Park , Wanjae Ju
CPC classification number: H04M1/0249 , H04M1/0216
Abstract: An electronic device is provided. The electronic device includes a first mechanical element, a second mechanical element moving with respect to the first mechanical element, a frame including a first frame formed of a conductive material and coupled to the first mechanical element and a second frame formed of a conductive material and coupled to the second mechanical element, a segmentation part formed at the frame to segment each of the first frame and the second frame into a plurality of parts, and a first substrate member which includes a first part and a second part spaced apart from each other, and a first bending part for bendably connecting the first part and the second part and is disposed to move together with at least one of the first mechanical element and the second mechanical element, wherein a plurality of wires arranged at the first substrate member may be arranged not to pass through a first area which is an area of the first bending part of the first substrate member and is adjacent to the segmentation part.
-
公开(公告)号:US20220189881A1
公开(公告)日:2022-06-16
申请号:US17689108
申请日:2022-03-08
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sanguk Kim
Abstract: A packaged integrated circuit device includes a frame having a cavity therein and an inner semiconductor chip within the cavity. A lower re-distribution layer is provided, which extends adjacent lower surfaces of the frame and the inner semiconductor chip. The lower re-distribution layer has an opening therein which at least partially exposes the lower surface of the inner semiconductor chip. A lower semiconductor chip is provided, which extends adjacent the lower surface of the inner semiconductor chip, and within the opening in the lower re-distribution layer. This lower re-distribution layer includes: (i) an insulating layer covering the lower surface of the frame, (ii) a re-distribution pattern disposed on the insulating layer, and (iii) a barrier layer, which is disposed on the insulating layer and surrounds at least a portion of the lower semiconductor chip.
-
公开(公告)号:US11854912B2
公开(公告)日:2023-12-26
申请号:US17196538
申请日:2021-03-09
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Joonsung Kim , Yonghwan Kwon , Sanguk Kim
CPC classification number: H01L22/32 , H01L23/3128 , H01L24/05 , H01L24/24 , H01L2224/022 , H01L2224/24226
Abstract: A semiconductor package is provided. The semiconductor package includes a chip pad of a semiconductor chip, the chip pad including a connection portion and a test portion in a first surface of the chip pad; a barrier layer covering the chip pad, the barrier layer defining a first opening and a second opening that is separate from the first opening, the first opening exposing the connection portion of the chip pad, and the second opening exposing the test portion of the chip pad; and a redistribution structure.
-
公开(公告)号:US11728323B2
公开(公告)日:2023-08-15
申请号:US17225375
申请日:2021-04-08
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sanguk Kim
IPC: H01L25/18 , H01L23/498 , H01L23/31 , H01L23/00 , H01L23/538
CPC classification number: H01L25/18 , H01L23/3128 , H01L23/49816 , H01L23/49822 , H01L23/49833 , H01L23/49838 , H01L23/5385 , H01L23/5386 , H01L24/06 , H01L24/73 , H01L2224/0401 , H01L2224/06515 , H01L2224/16146 , H01L2224/16148 , H01L2224/16235 , H01L2224/16238 , H01L2224/73204 , H01L2924/1431 , H01L2924/1434 , H01L2924/3511
Abstract: A semiconductor package includes a package substrate, first and second bumps on a lower surface of the package substrate, a semiconductor chip on an upper surface of the package substrate, first and second connection patterns on the upper surface of the package substrate, a molding on the upper surface of the package substrate and covering the semiconductor chip, a warpage control layer on the molding, an upper insulating layer on the warpage control layer, a first opening passing through the upper insulating layer and exposing an upper surface of the warpage control layer, a second opening overlapping the first opening in a top view, the second opening passing through the warpage control layer and exposing the first connection pattern, and a third opening passing through the upper insulating layer and exposing the second connection pattern.
-
公开(公告)号:US20210225772A1
公开(公告)日:2021-07-22
申请号:US16929956
申请日:2020-07-15
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sanguk Kim
Abstract: A packaged integrated circuit device includes a frame having a cavity therein and an inner semiconductor chip within the cavity. A lower re-distribution layer is provided, which extends adjacent lower surfaces of the frame and the inner semiconductor chip. The lower re-distribution layer has an opening therein which at least partially exposes the lower surface of the inner semiconductor chip. A lower semiconductor chip is provided, which extends adjacent the lower surface of the inner semiconductor chip, and within the opening in the lower re-distribution layer. This lower re-distribution layer includes: (i) an insulating layer covering the lower surface of the frame, (ii) a re-distribution pattern disposed on the insulating layer, and (iii) a barrier layer, which is disposed on the insulating layer and surrounds at least a portion of the lower semiconductor chip.
-
公开(公告)号:US12013444B2
公开(公告)日:2024-06-18
申请号:US17435529
申请日:2021-08-24
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sanguk Kim , Taekho Lee
IPC: G01R31/55 , G01R15/18 , G01R19/00 , G01R19/165
CPC classification number: G01R31/55 , G01R15/18 , G01R19/0084 , G01R19/16566
Abstract: Disclosed is an electronic device is provided. The electronic device includes a first substrate, a second substrate arranged to be spaced apart from the first substrate, a first cable electrically connecting a first point on the first substrate and a second point on the second substrate, and a second cable electrically connecting a third point on the first substrate and a fourth point on the second substrate. The first substrate may include a first communication circuit, a second communication circuit, a detection circuit, a voltage application unit, and a ground unit, and a second substrate may include a first antenna, a first capacitive element, a second antenna, a second capacitive element, and an isolation circuit. The isolation circuit may isolate a radio frequency (RF) signal between the first path and the second path, and electrically connect the detection circuit to the ground unit through the first cable and the second cable.
-
公开(公告)号:US20230276130A1
公开(公告)日:2023-08-31
申请号:US18144007
申请日:2023-05-05
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Wanjae JU , Sanguk Kim , Jongdoo Kim , Hyoseok Na , Daeseung Park , Wonsub Lim
IPC: H04N23/695 , H04N23/53 , G06F1/16
CPC classification number: H04N23/695 , H04N23/53 , G06F1/1652 , G06F1/1686
Abstract: An electronic device includes a flexible display configured to be rollable; at least one camera; and a processor operatively connected to the flexible display and the camera, wherein the processor is configured to: detect operation initiation of the camera; identify a rolling state of the flexible display, based on the operation initiation; rotate the camera toward a designated direction, based on the rolling state of the flexible display; and based on the rolling state of the flexible display, display an image obtained from the designated direction via the camera in a center of the flexible display
-
公开(公告)号:US20210082890A1
公开(公告)日:2021-03-18
申请号:US16816555
申请日:2020-03-12
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sanguk Kim
IPC: H01L25/16 , H01L23/31 , H01L23/538 , H01L23/64
Abstract: A semiconductor package including a lower redistribution layer including wiring patterns; a lower substrate on the lower redistribution layer, the lower substrate including a cavity; an application processor on the lower redistribution layer in the cavity; a cache memory chip on the application processor; a passive device module on the application processor; a plurality of first through-silicon vias penetrating the application processor to connect the lower redistribution layer to the passive device module; and lower bumps on a bottom surface of the lower redistribution layer, wherein the passive device module is adjacent to a side of the cache memory chip.
-
公开(公告)号:US12080701B2
公开(公告)日:2024-09-03
申请号:US18210132
申请日:2023-06-15
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sanguk Kim
IPC: H01L25/18 , H01L23/00 , H01L23/31 , H01L23/498 , H01L23/538
CPC classification number: H01L25/18 , H01L23/3128 , H01L23/49816 , H01L23/49822 , H01L23/49833 , H01L23/49838 , H01L23/5385 , H01L23/5386 , H01L24/06 , H01L24/73 , H01L2224/0401 , H01L2224/06515 , H01L2224/16146 , H01L2224/16148 , H01L2224/16235 , H01L2224/16238 , H01L2224/73204 , H01L2924/1431 , H01L2924/1434 , H01L2924/3511
Abstract: A semiconductor package includes a package substrate, first and second bumps on a lower surface of the package substrate, a semiconductor chip on an upper surface of the package substrate, first and second connection patterns on the upper surface of the package substrate, a molding on the upper surface of the package substrate and covering the semiconductor chip, a warpage control layer on the molding, an upper insulating layer on the warpage control layer, a first opening passing through the upper insulating layer and exposing an upper surface of the warpage control layer, a second opening overlapping the first opening in a top view, the second opening passing through the warpage control layer and exposing the first connection pattern, and a third opening passing through the upper insulating layer and exposing the second connection pattern.
-
公开(公告)号:US11726620B2
公开(公告)日:2023-08-15
申请号:US17673053
申请日:2022-02-16
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sanguk Kim , Younghak Park , Joosung Kim , Doil Ku , Younggil Gi , Yonghee Yang , Youngsub Lee
CPC classification number: G06F3/044 , G06F2203/04112 , H04B1/40
Abstract: According to various embodiments of the disclosure, an electronic device may comprise: a housing including: a first surface, a second surface facing in a direction opposite to the first surface, and a side surface at least partially surrounding a space between the first surface and the second surface; a printed circuit board disposed between the first surface and the second surface; a first sensing element including a plurality of conductive vias arranged in parallel to the side surface in at least a portion of an edge of the printed circuit board; and a grip sensor electrically connected with the first sensing element. The grip sensor may be configured to detect a change in capacitance due to an approach or contact state of an external object to the housing, in at least a portion of the side surface of the housing using the first sensing element.
-
-
-
-
-
-
-
-
-