CONFIGURABLE RESISTIVITY FOR LINES IN A MEMORY DEVICE

    公开(公告)号:US20240379157A1

    公开(公告)日:2024-11-14

    申请号:US18741193

    申请日:2024-06-12

    Abstract: Methods, systems, and devices supporting configurable resistivities for lines in a memory device, such as access lines in a memory array are described. For example, metal lines at different levels of a memory device may be oxidized to different extents in order for the lines at different levels of the memory device to have different resistivities. This may allow the resistivity of lines to be tuned on a level-by-level basis without altering the fabrication techniques and related parameters used to initially form the lines at the different levels, which may have benefits related to at least reduced cost and complexity. Lines may be oxidized to a controlled extent using either a dry or wet process.

    CONFIGURABLE RESISTIVITY FOR LINES IN A MEMORY DEVICE

    公开(公告)号:US20210241828A1

    公开(公告)日:2021-08-05

    申请号:US16781975

    申请日:2020-02-04

    Abstract: Methods, systems, and devices supporting configurable resistivities for lines in a memory device, such as access lines in a memory array are described. For example, metal lines at different levels of a memory device may be oxidized to different extents in order for the lines at different levels of the memory device to have different resistivities. This may allow the resistivity of lines to be tuned on a level-by-level basis without altering the fabrication techniques and related parameters used to initially form the lines at the different levels, which may have benefits related to at least reduced cost and complexity. Lines may be oxidized to a controlled extent using either a dry or wet process.

    Configurable resistivity for lines in a memory device

    公开(公告)号:US11495293B2

    公开(公告)日:2022-11-08

    申请号:US16781975

    申请日:2020-02-04

    Abstract: Methods, systems, and devices supporting configurable resistivities for lines in a memory device, such as access lines in a memory array are described. For example, metal lines at different levels of a memory device may be oxidized to different extents in order for the lines at different levels of the memory device to have different resistivities. This may allow the resistivity of lines to be tuned on a level-by-level basis without altering the fabrication techniques and related parameters used to initially form the lines at the different levels, which may have benefits related to at least reduced cost and complexity. Lines may be oxidized to a controlled extent using either a dry or wet process.

    CONFIGURABLE RESISTIVITY FOR LINES IN A MEMORY DEVICE

    公开(公告)号:US20230114440A1

    公开(公告)日:2023-04-13

    申请号:US17970756

    申请日:2022-10-21

    Abstract: Methods, systems, and devices supporting configurable resistivities for lines in a memory device, such as access lines in a memory array are described. For example, metal lines at different levels of a memory device may be oxidized to different extents in order for the lines at different levels of the memory device to have different resistivities. This may allow the resistivity of lines to be tuned on a level-by-level basis without altering the fabrication techniques and related parameters used to initially form the lines at the different levels, which may have benefits related to at least reduced cost and complexity. Lines may be oxidized to a controlled extent using either a dry or wet process.

Patent Agency Ranking