-
公开(公告)号:US20190355697A1
公开(公告)日:2019-11-21
申请号:US16398228
申请日:2019-04-29
Applicant: MEDIATEK INC.
Inventor: Min-Chen Lin , Yi-Hui Lee , Che-Ya Chou , Nan-Cheng Chen
IPC: H01L25/065 , H01L23/31 , H01L23/00 , H01L23/528 , H01L23/522
Abstract: An electronic package configured to operate at Gigabit-per-second (Gbps) data rates is disclosed. The electronic package includes a package substrate of a rectangular shape. A chip package having a first high-speed interface circuit die is mounted on a top surface of the package substrate. The chip package is rotated relative to the package substrate above a vertical axis that is orthogonal to the top surface through about 45 degrees. The first high-speed interface circuit die includes a first Serializer/Deserializer (SerDes) circuit block.
-
公开(公告)号:US11721882B2
公开(公告)日:2023-08-08
申请号:US17075561
申请日:2020-10-20
Applicant: MediaTek Inc.
Inventor: Fu-Yi Han , Che-Ya Chou , Che-Hung Kuo , Wen-Chou Wu , Nan-Cheng Chen , Min-Chen Lin , Hsing-Chih Liu
IPC: H01Q1/22 , H01L23/66 , H01L23/498 , H01L23/538 , H01L23/00
CPC classification number: H01Q1/2283 , H01L23/49816 , H01L23/49827 , H01L23/5384 , H01L23/5389 , H01L23/66 , H01L24/16 , H01L24/20 , H01L2223/6616 , H01L2223/6677 , H01L2224/04105 , H01L2224/12105 , H01L2224/13144 , H01L2224/13147 , H01L2224/16141 , H01L2224/16227 , H01L2224/16235 , H01L2224/48227 , H01L2225/1023 , H01L2225/1035 , H01L2225/1058 , H01L2924/1421 , H01L2924/15192 , H01L2924/15311 , H01L2924/15321 , H01L2924/19042 , H01L2924/19106
Abstract: One embodiment of the present disclosure provides a semiconductor package including a bottom chip package having a first side and a second side opposing the first side, and a top antenna package mounted on the first side of the bottom chip package. The bottom chip package further includes a semiconductor chip. The semiconductor chip may include a RFIC chip. The top antenna package has at least one radiative antenna element.
-
公开(公告)号:US20210036405A1
公开(公告)日:2021-02-04
申请号:US17075561
申请日:2020-10-20
Applicant: MediaTek Inc.
Inventor: Fu-Yi Han , Che-Ya Chou , Che-Hung Kuo , Wen-Chou Wu , Nan-Cheng Chen , Min-Chen Lin , Hsing-Chih Liu
IPC: H01Q1/22 , H01L23/66 , H01L23/498 , H01L23/538
Abstract: One embodiment of the present disclosure provides a semiconductor package including a bottom chip package having a first side and a second side opposing the first side, and a top antenna package mounted on the first side of the bottom chip package. The bottom chip package further includes a semiconductor chip. The semiconductor chip may include a RFIC chip. The top antenna package has at least one radiative antenna element.
-
公开(公告)号:US10128192B2
公开(公告)日:2018-11-13
申请号:US15498542
申请日:2017-04-27
Applicant: MEDIATEK INC.
Inventor: Min-Chen Lin , Che-Ya Chou , Nan-Cheng Chen
IPC: H01L25/16 , H01L23/12 , H01L23/528 , H01L23/31 , H01L23/66 , H01L23/538 , H01L23/552 , H01L23/00
Abstract: A semiconductor package structure including a redistribution layer (RDL) structure having a first surface and a second surface opposite thereto is provided. The RDL structure includes an inter-metal dielectric (IMD) layer and a first conductive layer disposed at a first layer-level of the IMD layer. A molding compound covers the first surface of the RDL structure. A first semiconductor die is disposed over the second surface of the RDL structure and electrically coupled to the RDL structure. A plurality of bump structures is disposed over the second surface of the RDL structure and electrically coupled to the RDL structure.
-
-
-