Gate Driving Circuit
    1.
    发明申请
    Gate Driving Circuit 有权
    门驱动电路

    公开(公告)号:US20100033225A1

    公开(公告)日:2010-02-11

    申请号:US12264187

    申请日:2008-11-03

    IPC分类号: H03L5/00

    摘要: A gate driving circuit includes a first output buffer unit region, a level shifter region and a low voltage circuit region. The first output buffer unit region is formed on a plane and is utilized for setting a first output buffer unit. The level shifter region is formed on the plane for setting a level shifter, and includes a vertical region and a horizontal region connected to the vertical region. The vertical region and the first output buffer unit region are aligned in a horizontal direction of the plane. The horizontal region is beneath the vertical region and the first output buffer unit region. The low voltage circuit region is formed on the plane for setting a low voltage circuit, and is beneath the horizontal region. The low voltage circuit region and the horizontal region are aligned in a vertical direction of the plane.

    摘要翻译: 栅极驱动电路包括第一输出缓冲器单元区域,电平移位器区域和低电压电路区域。 第一输出缓冲单元区域形成在平面上,并用于设置第一输出缓冲单元。 电平移位器区域形成在用于设置电平移位器的平面上,并且包括连接到垂直区域的垂直区域和水平区域。 垂直区域和第一输出缓冲单元区域在平面的水平方向上对准。 水平区域在垂直区域和第一输出缓冲单元区域之下。 低电压电路区域形成在用于设置低电压电路的平面上,并且在水平区域之下。 低电压电路区域和水平区域在平面的垂直方向上排列。

    Gate Driving Circuit and Related LCD Device
    2.
    发明申请
    Gate Driving Circuit and Related LCD Device 有权
    门驱动电路及相关液晶显示装置

    公开(公告)号:US20110102416A1

    公开(公告)日:2011-05-05

    申请号:US12828301

    申请日:2010-07-01

    IPC分类号: G06F3/038

    CPC分类号: G09G3/3677

    摘要: A gate driving circuit for an LCD device includes a shift register module for generating a plurality of scan signals corresponding to a plurality of channels according to a start signal and a clock signal, a plurality of logic circuits each corresponding to a channel of the plurality of channels, for outputting a driving signal to the channel according to a scan signal of the plurality of scan signals and a shutdown indication signal, and a plurality of shaping and delay units each coupled between two neighboring channels for outputting the shutdown indication signal to another channel after shaping and delaying the shutdown indication signal of a previous stage.

    摘要翻译: 一种用于LCD装置的栅极驱动电路包括:移位寄存器模块,用于根据起始信号和时钟信号产生对应于多个信道的多个扫描信号,多个逻辑电路各自对应于多个信道 通道,用于根据多个扫描信号的扫描信号和关闭指示信号向通道输出驱动信号,以及多个整形和延迟单元,每个均衡和延迟单元都耦合在两个相邻通道之间,用于将关闭指示信号输出到另一个通道 在对前一阶段的关闭指示信号进行整形和延迟之后。

    SHIFT REGISTER APPARATUS
    3.
    发明申请
    SHIFT REGISTER APPARATUS 失效
    移位寄存器

    公开(公告)号:US20100272228A1

    公开(公告)日:2010-10-28

    申请号:US12504665

    申请日:2009-07-17

    IPC分类号: G11C19/00

    CPC分类号: G11C19/184

    摘要: A shift register apparatus is provided. Each of shift registers within the shift register apparatus of the present invention is only constituted by a few of active and passive elements without using conventional digital logic elements, and even the passive element are not required at some conditions. Therefore, the layout area occupied/consumed by each of the shift registers of the present invention is relatively smaller than that of the conventional shift register constituted by a CMOS D-flip-flop, and thus a fabrication cost can be reduced.

    摘要翻译: 提供一种移位寄存器装置。 本发明的移位寄存器装置中的每个移位寄存器仅由少数有源和无源元件构成,而不使用传统的数字逻辑元件,甚至在某些情况下也不需要无源元件。 因此,本发明的每个移位寄存器占用/消耗的布局面积相对于由CMOS D触发器构成的传统移位寄存器的布局面积相对较小,因此可以降低制造成本。

    Gate driving circuit and related LCD device capable of separating time for each channel to turn on thin film transistor
    4.
    发明授权
    Gate driving circuit and related LCD device capable of separating time for each channel to turn on thin film transistor 有权
    栅极驱动电路和相关的LCD器件能够分离每个通道的时间以打开薄膜晶体管

    公开(公告)号:US09343029B2

    公开(公告)日:2016-05-17

    申请号:US12828301

    申请日:2010-07-01

    IPC分类号: G09G3/36

    CPC分类号: G09G3/3677

    摘要: A gate driving circuit for an LCD device includes a shift register module for generating a plurality of scan signals corresponding to a plurality of channels according to a start signal and a clock signal, a plurality of logic circuits each corresponding to a channel of the plurality of channels, for outputting a driving signal to the channel according to a scan signal of the plurality of scan signals and a shutdown indication signal, and a plurality of shaping and delay units each coupled between two neighboring channels for outputting the shutdown indication signal to another channel after shaping and delaying the shutdown indication signal of a previous stage.

    摘要翻译: 一种用于LCD装置的栅极驱动电路包括:移位寄存器模块,用于根据起始信号和时钟信号产生对应于多个信道的多个扫描信号,多个逻辑电路各自对应于多个信道的信道 通道,用于根据多个扫描信号的扫描信号和关闭指示信号向通道输出驱动信号,以及多个整形和延迟单元,每个均衡和延迟单元都耦合在两个相邻通道之间,用于将关闭指示信号输出到另一个通道 在对前一阶段的关闭指示信号进行整形和延迟之后。

    Shift register apparatus
    5.
    发明授权
    Shift register apparatus 失效
    移位寄存器

    公开(公告)号:US07894566B2

    公开(公告)日:2011-02-22

    申请号:US12504665

    申请日:2009-07-17

    IPC分类号: G11C19/00

    CPC分类号: G11C19/184

    摘要: A shift register apparatus is provided. Each of shift registers within the shift register apparatus of the present invention is only constituted by a few of active and passive elements without using conventional digital logic elements, and even the passive element are not required at some conditions. Therefore, the layout area occupied/consumed by each of the shift registers of the present invention is relatively smaller than that of the conventional shift register constituted by a CMOS D-flip-flop, and thus a fabrication cost can be reduced.

    摘要翻译: 提供一种移位寄存器装置。 本发明的移位寄存器装置中的每个移位寄存器仅由少数有源和无源元件构成,而不使用传统的数字逻辑元件,甚至在某些情况下也不需要无源元件。 因此,本发明的每个移位寄存器占用/消耗的布局面积相对于由CMOS D触发器构成的传统移位寄存器的布局面积相对较小,因此可以降低制造成本。

    Gate driving circuit
    6.
    发明授权
    Gate driving circuit 有权
    门驱动电路

    公开(公告)号:US07759979B2

    公开(公告)日:2010-07-20

    申请号:US12264187

    申请日:2008-11-03

    IPC分类号: H01L25/00 H03K19/00

    摘要: A gate driving circuit includes a first output buffer unit region, a level shifter region and a low voltage circuit region. The first output buffer unit region is formed on a plane and is utilized for setting a first output buffer unit. The level shifter region is formed on the plane for setting a level shifter, and includes a vertical region and a horizontal region connected to the vertical region. The vertical region and the first output buffer unit region are aligned in a horizontal direction of the plane. The horizontal region is beneath the vertical region and the first output buffer unit region. The low voltage circuit region is formed on the plane for setting a low voltage circuit, and is beneath the horizontal region. The low voltage circuit region and the horizontal region are aligned in a vertical direction of the plane.

    摘要翻译: 栅极驱动电路包括第一输出缓冲器单元区域,电平移位器区域和低电压电路区域。 第一输出缓冲单元区域形成在平面上,并用于设置第一输出缓冲单元。 电平移位器区域形成在用于设置电平移位器的平面上,并且包括连接到垂直区域的垂直区域和水平区域。 垂直区域和第一输出缓冲单元区域在平面的水平方向上对准。 水平区域在垂直区域和第一输出缓冲单元区域之下。 低电压电路区域形成在用于设置低电压电路的平面上,并且在水平区域之下。 低电压电路区域和水平区域在平面的垂直方向上排列。

    Output stage circuit for gate driving circuit in LCD
    7.
    发明授权
    Output stage circuit for gate driving circuit in LCD 有权
    LCD驱动电路的输出级电路

    公开(公告)号:US09078301B2

    公开(公告)日:2015-07-07

    申请号:US13414699

    申请日:2012-03-07

    IPC分类号: H05B37/02 G09G3/36

    摘要: Output stage circuit is added to the gate driving circuit of the LCD. The output stage circuit moderates the falling slope of the gate driving signal so as to reduce the feed-through phenomenon. The output stage circuit includes a discharge circuit which discharges the voltage of the gate driving signal with programmable speeds. The discharge circuit has a plurality of discharge units which are turned on sequentially and designed with different driving abilities. At beginning of falling of the gate driving signal, the discharge circuit discharges the gate driving signal with lower driving ability so that the gate driving signal falls with a lower speed. As time passes, the falling speed of the gate driving signal increases by the increasing of the driving ability of the discharge circuit. The entire falling period of the gate driving signal is prolonged by the output stage circuit and the feed-through phenomenon is eased.

    摘要翻译: 输出级电路被添加到LCD的栅极驱动电路。 输出级电路调节栅极驱动信号的下降斜率,以减少馈通现象。 输出级电路包括以可编程速度放电门驱动信号的电压的放电电路。 放电电路具有顺序地开启并且设计成具有不同驱动能力的多个放电单元。 在栅极驱动信号的下降开始时,放电电路以较低的驱动能力放电栅极驱动信号,使得栅极驱动信号以较低的速度下降。 随着时间的推移,栅极驱动信号的下降速度随着放电电路的驱动能力的增加而增加。 栅极驱动信号的整个下降周期被输出级电路延长,并且馈通现象得到缓解。

    OUTPUT BUFFER FOR AN ELECTRONIC DEVICE
    9.
    发明申请
    OUTPUT BUFFER FOR AN ELECTRONIC DEVICE 失效
    用于电子设备的输出缓冲器

    公开(公告)号:US20090243656A1

    公开(公告)日:2009-10-01

    申请号:US12168160

    申请日:2008-07-07

    申请人: Chao-Chih Hsiao

    发明人: Chao-Chih Hsiao

    IPC分类号: H03K19/094

    CPC分类号: H03K19/0013 H03K5/1515

    摘要: In order to reduce production cost, an output buffer for an electronic device includes a first logic unit, a second logic unit, a first transistor, a second transistor and a control unit. The first logic unit and the second unit are both coupled to an input terminal and conductions of the first logic unit and the second unit are controlled by an input signal from the input terminal. The control unit is coupled to the first logic unit, the second logic unit, the first transistor and the second transistor, for controlling the first transistor and the second transistor to conduct at different times for implementing the non-overlapping function.

    摘要翻译: 为了降低生产成本,用于电子设备的输出缓冲器包括第一逻辑单元,第二逻辑单元,第一晶体管,第二晶体管和控制单元。 第一逻辑单元和第二单元都耦合到输入端子,并且通过来自输入端子的输入信号来控制第一逻辑单元和第二单元的导通。 控制单元耦合到第一逻辑单元,第二逻辑单元,第一晶体管和第二晶体管,用于控制第一晶体管和第二晶体管在不同时间导通以实现非重叠功能。

    Output buffer for an electronic device
    10.
    发明授权
    Output buffer for an electronic device 失效
    电子设备的输出缓冲器

    公开(公告)号:US07719306B2

    公开(公告)日:2010-05-18

    申请号:US12168160

    申请日:2008-07-07

    申请人: Chao-Chih Hsiao

    发明人: Chao-Chih Hsiao

    IPC分类号: H03K3/00

    CPC分类号: H03K19/0013 H03K5/1515

    摘要: In order to reduce production cost, an output buffer for an electronic device includes a first logic unit, a second logic unit, a first transistor, a second transistor and a control unit. The first logic unit and the second unit are both coupled to an input terminal and conductions of the first logic unit and the second unit are controlled by an input signal from the input terminal. The control unit is coupled to the first logic unit, the second logic unit, the first transistor and the second transistor, for controlling the first transistor and the second transistor to conduct at different times for implementing the non-overlapping function.

    摘要翻译: 为了降低生产成本,用于电子设备的输出缓冲器包括第一逻辑单元,第二逻辑单元,第一晶体管,第二晶体管和控制单元。 第一逻辑单元和第二单元都耦合到输入端子,并且通过来自输入端子的输入信号来控制第一逻辑单元和第二单元的导通。 控制单元耦合到第一逻辑单元,第二逻辑单元,第一晶体管和第二晶体管,用于控制第一晶体管和第二晶体管在不同时间导通以实现非重叠功能。