SENSING MODULE AND ELECTRONIC DEVICE INCLUDING THE SAME

    公开(公告)号:US20210049340A1

    公开(公告)日:2021-02-18

    申请号:US16806011

    申请日:2020-03-02

    Abstract: An electronic device includes a substrate, a plurality of light sources, the plurality of light sources configured to emit an optical signal to an object through the substrate, at least one sensor underneath the substrate, the at least one sensor configured to detect biometric information associated with the object by receiving a reflected light signal, the reflected light signal corresponding to the optical signal reflected off the object and transferred through the substrate, and a multi-lens array including at least one support layer, a plurality of first lenses, and a plurality of second lenses, the at least one support layer in an upper portion of the at least one sensor, the plurality of first lenses on an upper surface of the at least one support layer, and the plurality of second lenses on a lower surface of the at least one support layer.

    ELECTRONIC DEVICE AND METHOD FOR CONTROLLING BATTERY

    公开(公告)号:US20250132589A1

    公开(公告)日:2025-04-24

    申请号:US19007551

    申请日:2025-01-02

    Abstract: An electronic device according to various embodiments of the disclosure may include a first charging circuit connected to a first node and a second node, a second charging circuit connected to the first node and a third node, a switch connected to the second node and the third node, a battery connected to the second node, a system circuit connected to the third node, and a processor. In addition, various embodiments may be possible.

    SEMICONDUCTOR MEMORY DEVICE
    14.
    发明申请

    公开(公告)号:US20240422964A1

    公开(公告)日:2024-12-19

    申请号:US18421187

    申请日:2024-01-24

    Abstract: A semiconductor memory device includes a memory cell array having a three-dimensional structure, the memory cell array including a plurality of memory cells repeatedly arranged in a first lateral direction, a second lateral direction, and a vertical direction, wherein the first lateral direction and the second lateral direction are perpendicular to each other, and the vertical direction is perpendicular to each of the first lateral direction and the second lateral direction, wherein each of the plurality of memory cells includes two transistors including at a least portions of two word lines passing through the memory cell in the vertical direction and at least portions of two bit lines respectively on both sides of the two word lines in the first lateral direction, each of the two bit line extending along the second lateral direction, and each of the plurality of memory cells does not include a capacitor.

    SEMICONDUCTOR DEVICE
    15.
    发明公开

    公开(公告)号:US20240266287A1

    公开(公告)日:2024-08-08

    申请号:US18457907

    申请日:2023-08-29

    Abstract: A semiconductor device may include first conductive lines spaced apart from each other in a first direction on a substrate, second conductive lines spaced apart from the first conductive lines in a second direction, a gate electrode between the first and second conductive lines and extending in the first direction, a first selection gate electrode between the first conductive lines and the gate electrode and extending in the first direction, a plurality of channel patterns surrounding a side surface of the gate electrode and spaced apart from each other in the first direction, a plurality of first selection channel patterns surrounding a side surface of the first selection gate electrode and a ferroelectric pattern between the gate electrode and each of the channel patterns. The first selection channel patterns may be spaced apart from each other in the first direction and connected to the channel patterns, respectively.

    THREE-DIMENSIONAL FERROELECTRIC MEMORY DEVICES

    公开(公告)号:US20240164108A1

    公开(公告)日:2024-05-16

    申请号:US18235000

    申请日:2023-08-17

    CPC classification number: H10B51/20 H01L29/516 H01L29/78391 H10B51/10

    Abstract: A three-dimensional ferroelectric memory device includes a channel on a substrate and extending in a vertical direction substantially perpendicular to an upper surface of the substrate, a gate insulation pattern and a conductive pattern stacked on and surrounding a sidewall of the channel in a horizontal direction substantially parallel to the upper surface of the substrate, a ferroelectric pattern contacting a portion of an outer sidewall of the conductive pattern, a gate electrode contacting the ferroelectric pattern, and first and second source/drain patterns contacting lower and upper surfaces, respectively, of the channel.

    EARPHONE INCLUDING ROTATABLE EAR TIP
    18.
    发明公开

    公开(公告)号:US20230247340A1

    公开(公告)日:2023-08-03

    申请号:US18102426

    申请日:2023-01-27

    Inventor: Kyunghwan LEE

    CPC classification number: H04R1/1016 H04R2460/11

    Abstract: An example earphone includes a housing having a speaker module embedded therein and an ear tip connected to the housing. The housing includes a coupling portion having a sound hole formed in an end portion thereof. The ear tip includes a first tip including a first hollow aligned with the sound hole in a first direction and a first sidewall that surrounds the first hollow and a second tip including a second hollow in which the first tip is accommodated and a second sidewall that surrounds the second hollow, the first direction being a direction toward the speaker module from the sound hole. The first tip includes a first connecting portion having a protrusion form on an end portion thereof in the first direction. The coupling portion includes, on one surface thereof, a second connecting portion including a groove with which the first connecting portion is engaged. A connection gap is formed between facing surfaces of the first connecting portion and the second connecting portion, and the coupling portion of the housing and the ear tip are connected so as to be rotatable relative to each other.

    SEMICONDUCTOR MEMORY DEVICES
    20.
    发明申请

    公开(公告)号:US20220367479A1

    公开(公告)日:2022-11-17

    申请号:US17716215

    申请日:2022-04-08

    Abstract: A semiconductor memory device includes a semiconductor substrate a gate structure extending in a vertical direction on the semiconductor device, a plurality of charge trap layers spaced apart from each other in the vertical direction and each having a horizontal cross-section with a first ring shape surrounding the gate structure, a plurality of semiconductor patterns spaced apart from each other in the vertical direction and each having a horizontal cross-section with a second ring shape surrounding the plurality of charge trap layers, a source region and a source line at one end of each of the plurality of semiconductor patterns in a horizontal direction, and a drain region and a drain line at an other end of each of the plurality of semiconductor patterns in the horizontal direction. The gate structure may include a gate insulation layer and a gate electrode layer.

Patent Agency Ranking