Redundancy in microelectronic devices, and related methods, devices, and systems

    公开(公告)号:US11615845B2

    公开(公告)日:2023-03-28

    申请号:US17249284

    申请日:2021-02-25

    摘要: Methods of operating a memory device are disclosed. A method may include enabling a first and second row section units a number of row section units of a memory device in response to a row address. The method may also include comparing a selected column address to a number of column addresses of defective memory cells of a first row section of the first row section unit. Moreover, in response to the selected column address matching a first column address of the number of column addresses, the method may include activating a second row section of the second row section unit, conveying a redundant column select signal to the memory array to select a redundant memory cell of the second row section. Memory devices and systems are also disclosed.

    APPARATUSES AND METHODS FOR REDUNDANCE MATCH CONTROL AT REFRESH TO DISABLE WORDLINE ACTIVATION

    公开(公告)号:US20220199141A1

    公开(公告)日:2022-06-23

    申请号:US17125051

    申请日:2020-12-17

    发明人: Minari Arai

    IPC分类号: G11C11/406 G11C11/408

    摘要: Apparatuses and methods for refreshing memory of a semiconductor device are described. An example method includes during a refresh operation, determining a respective row of a memory cells slated for refresh in each of a plurality of sections of a memory bank of a memory device, and determining whether the respective row of memory cells slated for refresh for a particular section of the plurality of sections of the memory bank has been repaired. The example method further includes in response to a determination that the row of memory cells slated for refresh has been repaired, cause a refresh within the particular section of the memory bank to be skipped while contemporaneously performing a refresh of the rows of memory cells slated for refresh in other sections of the plurality of sections of the memory bank to be refreshed.

    REDUNDANCY IN MICROELECTRONIC DEVICES, AND RELATED METHODS, DEVICES, AND SYSTEMS

    公开(公告)号:US20210202004A1

    公开(公告)日:2021-07-01

    申请号:US17249284

    申请日:2021-02-25

    摘要: Methods of operating a memory device are disclosed. A method may include enabling a first and second row section units a number of row section units of a memory device in response to a row address. The method may also include comparing a selected column address to a number of column addresses of defective memory cells of a first row section of the first row section unit. Moreover, in response to the selected column address matching a first column address of the number of column addresses, the method may include activating a second row section of the second row section unit, conveying a redundant column select signal to the memory array to select a redundant memory cell of the second row section. Memory devices and systems are also disclosed.

    APPARATUSES, SYSTEMS, AND METHODS FOR ERROR CORRECTION

    公开(公告)号:US20210200630A1

    公开(公告)日:2021-07-01

    申请号:US16748595

    申请日:2020-01-21

    IPC分类号: G06F11/10

    摘要: Apparatuses, systems, and methods for error correction. A memory device may have a number of memory cells each of which stores a bit of information. One or more error correction code (ECC) may be used to determine if the bits of information contain any errors. To mitigate the effects of failures of adjacent memory cells, the information may be divided into a first group and a second group, where each group contains information from memory cells which are non-adjacent to other memory cells of that group. Each group of information may include data bits and parity bits used to correct those data bits. For example, as part of a read operation, a first ECC circuit may receive information from even numbered memory cells, while a second ECC circuit may receive information from odd numbered memory cells.

    SEMICONDUCTOR DEVICE HAVING REDUNDANCY WORD LINES

    公开(公告)号:US20230290429A1

    公开(公告)日:2023-09-14

    申请号:US17692049

    申请日:2022-03-10

    发明人: Minari Arai

    摘要: Disclosed herein is an apparatus that includes first register circuits configured to store a first address, and a comparing circuit configured to compare the first address with a second address. The comparing circuit includes first and second circuit sections. In a first operation mode, the comparing circuit is configured to activate a match signal when the first circuit section detects that the first bit group of the first address matches with the third bit group of the second address and the second circuit section detects that the second bit group of the first address matches with the fourth bit group of the second address. In a second operation mode, the comparing circuit is configured to activate the match signal when the first circuit section detects that the first bit group matches with the third bit group regardless of the second and fourth bit groups.

    Apparatuses, systems, and methods for error correction

    公开(公告)号:US11748198B2

    公开(公告)日:2023-09-05

    申请号:US17660332

    申请日:2022-04-22

    摘要: Apparatuses, systems, and methods for error correction. A memory array may be coupled to an error correction code (ECC) circuit along a read bus and a write bus. The ECC circuit includes a read portion and a write portion. As part of a mask write operation, read data and read parity may be read out along the read bus to the read portion of the ECC circuit and write data may be received along data terminals by the write portion of the ECC circuit. The write portion of the ECC circuit may generate amended write data based on the write data and the read data, and may generate amended parity based on the read parity and the amended write data. The amended write data and amended parity may be written back to the memory array along the write bus.

    Apparatuses, systems, and methods for error correction

    公开(公告)号:US11340984B2

    公开(公告)日:2022-05-24

    申请号:US16911197

    申请日:2020-06-24

    摘要: Apparatuses, systems, and methods for error correction. A memory array may be coupled to an error correction code (ECC) circuit along a read bus and a write bus. The ECC circuit includes a read portion and a write portion. As part of a mask write operation, read data and read parity may be read out along the read bus to the read portion of the ECC circuit and write data may be received along data terminals by the write portion of the ECC circuit. The write portion of the ECC circuit may generate amended write data based on the write data and the read data, and may generate amended parity based on the read parity and the amended write data. The amended write data and amended parity may be written back to the memory array along the write bus.