-
公开(公告)号:US20230344250A1
公开(公告)日:2023-10-26
申请号:US18218168
申请日:2023-07-05
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kyunghwan LEE , Yeongil KIM
CPC classification number: H02J7/00308 , G06F1/266 , H02M3/158
Abstract: According to certain embodiments, an electronic device comprises: a battery; an interface module; a detection module electrically connected with the interface module, the detection module configured to detect than an external electronic device for receiving power is connected to the interface module; a protection module electrically connected with the interface module and comprising a first switching element; and a charging module electrically connected with the protection module, the detection module, and the battery, and comprising a voltage conversion circuit and a second switching element, the charging module configured to provide a first power to the protection module when the detection module detects connection of the external electronic device, wherein the first switching element is configured to turn on after receiving the first power, wherein the charging module is configured to raise a power from the battery to a designated value through the voltage conversion circuit, thereby resulting in a second power, and, when a designated first time is elapsed after the power from the battery is raised to the designated value, turn on the second switching element, thereby providing the second power to the protection module.
-
公开(公告)号:US20230247103A1
公开(公告)日:2023-08-03
申请号:US18300066
申请日:2023-04-13
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jungho PARK , Yul KIM , Sejeong KWON , Soohyung KIM , Wonsuk YANG , Kyunghwan LEE , Junhyuk LEE
CPC classification number: H04L67/535 , H04L43/04 , H04L41/16
Abstract: An electronic apparatus is provided. The electronic apparatus includes a communication interface, a memory storing log data with respect to external devices connected to the electronic apparatus, and a processor configured to identify a plurality of external devices having a history of being connected to the same internet protocol (IP) based on the log data, acquire, based on the log data, a first feature vector with respect to a relationship between the plurality of external devices and a second feature vector with respect to each of the plurality of external devices, acquire a graph of the relationship between the plurality of external devices based on the first feature vector and the second feature vector, and define at least one group configured by the plurality of external devices based on the graph.
-
公开(公告)号:US20230112067A1
公开(公告)日:2023-04-13
申请号:US17880083
申请日:2022-08-03
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kyunghwan LEE , Youngdeog KOH , Kwangjoo KIM , Jinju KIM , Jihwan CHUN
Abstract: A decoration panel for home appliances having excellent reflectivity and durability, the decoration panel being applicable to outer sides of various home appliances, a home appliance including the decoration panel, and a method for manufacturing the decoration panel. More specifically, the decoration panel for home appliances includes: an aluminum substrate with one surface in which an engraved pattern having a preset width and a preset depth is formed, the engraved pattern having micro unevenness formed in a surface of the engraved pattern; a porous aluminum oxide layer formed on the engraved pattern; and a sealing layer formed to close a plurality of pores of the porous aluminum oxide layer, wherein an edge of the aluminum substrate is in a Chamfering (C) shape or a Rounding (R) shape.
-
公开(公告)号:US20230049653A1
公开(公告)日:2023-02-16
申请号:US17722672
申请日:2022-04-18
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kyunghwan LEE , Yongseok KIM , Dongsoo WOO , Junhee LIM
IPC: H01L23/535 , H01L25/065 , H01L25/18 , H01L23/00 , H01L27/11556 , H01L27/11582
Abstract: A semiconductor device including a substrate including a cell array region and a connection region, an electrode structure stacked on the substrate, each of the electrodes including a line portion on the cell array region and a pad portion on the connection region, Vertical patterns penetrating the electrode structure, a cell contact on the connection region and connected to the pad portion, an insulating pillar below the cell contact, with the pad portion interposed therebetween may be provided. The pad portion may include a first portion having a top surface higher than the line portion, and a second portion including a first protruding portion, the first protruding portion extending from the first portion toward the substrate and covering a top surface of the insulating pillar.
-
公开(公告)号:US20220029095A1
公开(公告)日:2022-01-27
申请号:US17192093
申请日:2021-03-04
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hyuncheol KIM , Yongseok KIM , Hyeoungwon SEO , Sungwon YOO , Kyunghwan LEE , Jaeho HONG
Abstract: A vertical variable resistance memory device including gate electrodes spaced apart from each other in a first direction on a substrate, each of the gate electrodes including graphene and extending in a second direction, the first direction being substantially perpendicular to an upper surface of the substrate and the second direction being substantially parallel to the upper surface of the substrate; first insulation patterns between the gate electrodes, each of the first insulation patterns including boron nitride (BN); and at least one pillar structure extending in the first direction through the gate electrodes and the first insulation patterns on the substrate, wherein the at least one pillar structure includes a vertical gate electrode extending in the first direction; and a variable resistance pattern on a sidewall of the vertical gate electrode.
-
公开(公告)号:US20250149908A1
公开(公告)日:2025-05-08
申请号:US19012232
申请日:2025-01-07
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sangwoo KANG , Kyunghwan LEE
Abstract: An electronic device according to one embodiment may comprise a first battery, a second battery, a first charging circuit configured to provide power of a first voltage to the first battery, a second charging circuit configured to provide power of a second voltage to the second battery, a first limiter disposed between the first battery and the second charging circuit, and a processor. The processor according to one embodiment can be configured to identify the first voltage to be applied to the first battery, request, on the basis of the first voltage, from an external power source, power of an input voltage corresponding to twice the first voltage, control, on the basis that the input voltage corresponding to twice the first voltage provided from the external power source is applied to the first charging circuit, the first charging circuit such that power of the first voltage is supplied to the first battery, and control, on the basis that the input voltage corresponding to twice the first voltage provided from the external power source is applied to the second charging circuit, the second charging circuit such that power of the second voltage is supplied to the second battery.
-
公开(公告)号:US20250142806A1
公开(公告)日:2025-05-01
申请号:US19003119
申请日:2024-12-27
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kyunghwan LEE , Yongseok KIM , Ilgweon KIM , Hyeoungwon SEO , Sungwon YOO , Jaeho HONG
IPC: H10B12/00
Abstract: A semiconductor memory device includes a word line extending in a vertical direction, a semiconductor pattern having a ring-shaped horizontal cross-section that extends around the word line, a bit line at a first end of the semiconductor pattern, and a capacitor structure at second end of the semiconductor pattern. The capacitor structure includes a lower electrode layer electrically connected to the second end of the semiconductor pattern, having a ring-shaped horizontal cross-section, and including a connector extending in the vertical direction. A first segment extends in a horizontal direction from an upper end of the connector, and a second segment extends in the horizontal direction from a lower end of the connector. An upper electrode layer surrounded by the lower electrode layer, extends in the vertical direction, and a capacitor dielectric layer is between the lower electrode layer and the upper electrode layer.
-
公开(公告)号:US20240170072A1
公开(公告)日:2024-05-23
申请号:US18510074
申请日:2023-11-15
Applicant: Samsung Electronics Co., Ltd.
Inventor: Suhwan LIM , Kyunghwan LEE , Yongseok KIM
CPC classification number: G11C16/16 , G11C16/0433 , G11C16/24 , G11C16/32
Abstract: A storage device capable of performing erase operations in units smaller than blocks may include nonvolatile memory, and processing circuitry configured to, apply an erase voltage to a first bit line of the plurality of bit lines of at least one memory block of the plurality of memory blocks, apply an erase prohibition voltage to a second bit line of the plurality of bit lines, the erase prohibition voltage having a voltage level lower than a voltage level of the erase voltage, and float the common source line to cause an erasure of data stored in at least one first memory cell included in at least one first cell string connected to the first bit line by floating the common source line, and preserve data stored in at least one second memory cell included in at least one second cell string connected to the second bit line.
-
公开(公告)号:US20230420993A1
公开(公告)日:2023-12-28
申请号:US18343511
申请日:2023-06-28
Inventor: Kyunghwan LEE , Jungik HA , Geonhong MIN , Junhyeong LEE
CPC classification number: H02J50/12 , H02J2207/20 , H02J7/0047 , H02J7/00712
Abstract: According to an embodiment, an electronic device for wirelessly receiving power may include: a power reception circuit including a coil, an impedance compensation circuit electrically connected to the power reception circuit, a rectifier circuit electrically connected to the impedance compensation circuit, a battery electrically connected to the rectifier circuit, and a control circuit electrically and/or operatively connected to the impedance compensation circuit, the rectifier circuit, and the battery. According to an embodiment, the control circuit may be configured to: rectify, by controlling the rectifier circuit, power received wirelessly from an external electronic device through the power reception circuit and the impedance compensation circuit into direct current (DC) power. According to an embodiment, the control circuit may be configured to identify at least one of a voltage or a current of the rectified DC power. According to an embodiment, the control circuit may be configured to determine a duty cycle of a control signal to control the impedance compensation circuit, based on the at least one of the voltage or the current. According to an embodiment, the control circuit may be configured to adjust a first voltage output by the impedance compensation circuit by controlling the impedance compensation circuit based on the duty cycle. According to an embodiment, impedance of the power reception circuit may be compensated based on the adjusted first voltage of the impedance compensation circuit.
-
公开(公告)号:US20230309314A1
公开(公告)日:2023-09-28
申请号:US18108374
申请日:2023-02-10
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kyunghwan LEE , Yongseok Kim , Daewon Ha
CPC classification number: H10B51/20 , H10B51/10 , H01L29/516 , H01L29/78391
Abstract: A three-dimensional ferroelectric random access memory (3D FeRAM) device includes: a gate electrode extending in a vertical direction on a substrate; a ferroelectric pattern and a gate insulation pattern stacked on the gate electrode in a horizontal direction to surround the gate electrode; first and second channels spaced apart from each other in the horizontal direction on an outer sidewall of the gate insulation pattern; first source/drain pattern structures spaced apart from each other in the vertical direction on an outer sidewall of the first channel; and second source/drain pattern structures spaced apart from each other in the vertical direction on an outer sidewall of the second channel.
-
-
-
-
-
-
-
-
-