-
公开(公告)号:US11656662B2
公开(公告)日:2023-05-23
申请号:US17174106
申请日:2021-02-11
Applicant: Intel Corporation
Inventor: Simon C. Steely, Jr. , Richard Dischler , David Bach , Olivier Franza , William J. Butera , Christian Karl , Benjamin Keen , Brian Leung
IPC: G06F1/18 , H01L23/538 , G06F15/76 , H01L25/065 , G06F9/50
CPC classification number: G06F1/183 , G06F9/5027 , G06F15/76 , H01L23/5384 , H01L23/5385 , H01L23/5386 , H01L25/0657
Abstract: Embodiments herein may present an integrated circuit or a computing system having an integrated circuit, where the integrated circuit includes a physical network layer, a physical computing layer, and a physical memory layer, each having a set of dies, and a die including multiple tiles. The physical network layer further includes one or more signal pathways dynamically configurable between multiple pre-defined interconnect topologies for the multiple tiles, where each topology of the multiple pre-defined interconnect topologies corresponds to a communication pattern related to a workload. At least a tile in the physical computing layer is further arranged to move data to another tile in the physical computing layer or a storage cell of the physical memory layer through the one or more signal pathways in the physical network layer. Other embodiments may be described and/or claimed.
-
公开(公告)号:US10963022B2
公开(公告)日:2021-03-30
申请号:US16862263
申请日:2020-04-29
Applicant: Intel Corporation
Inventor: Simon C. Steely, Jr. , Richard Dischler , David Bach , Olivier Franza , William J. Butera , Christian Karl , Benjamin Keen , Brian Leung
IPC: H05K1/18 , G06F1/18 , H01L23/538 , G06F9/50 , G06F15/76 , H01L25/065
Abstract: Embodiments herein may present an integrated circuit or a computing system having an integrated circuit, where the integrated circuit includes a physical network layer, a physical computing layer, and a physical memory layer, each having a set of dies, and a die including multiple tiles. The physical network layer further includes one or more signal pathways dynamically configurable between multiple pre-defined interconnect topologies for the multiple tiles, where each topology of the multiple pre-defined interconnect topologies corresponds to a communication pattern related to a workload. At least a tile in the physical computing layer is further arranged to move data to another tile in the physical computing layer or a storage cell of the physical memory layer through the one or more signal pathways in the physical network layer. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20200371566A1
公开(公告)日:2020-11-26
申请号:US16862263
申请日:2020-04-29
Applicant: Intel Corporation
Inventor: Simon C. Steely, JR. , Richard Dischler , David Bach , Olivier Franza , William J. Butera , Christian Karl , Benjamin Keen , Brian Leung
IPC: G06F1/18 , H01L23/538 , G06F9/50 , H01L25/065 , G06F15/76
Abstract: Embodiments herein may present an integrated circuit or a computing system having an integrated circuit, where the integrated circuit includes a physical network layer, a physical computing layer, and a physical memory layer, each having a set of dies, and a die including multiple tiles. The physical network layer further includes one or more signal pathways dynamically configurable between multiple pre-defined interconnect topologies for the multiple tiles, where each topology of the multiple pre-defined interconnect topologies corresponds to a communication pattern related to a workload. At least a tile in the physical computing layer is further arranged to move data to another tile in the physical computing layer or a storage cell of the physical memory layer through the one or more signal pathways in the physical network layer. Other embodiments may be described and/or claimed.
-
公开(公告)号:US10819445B2
公开(公告)日:2020-10-27
申请号:US16196367
申请日:2018-11-20
Applicant: Intel Corporation
Inventor: Telesphor Kamgaing , Georgios Dogiamis , Henning Braunisch , Hyung-Jin Lee , Richard Dischler
Abstract: Embodiments may relate to a transceiver chip. The transceiver chip may include a substrate that has a first transceiver component and a second transceiver component positioned therein. The transceiver chip may further include a well material that is positioned between the first transceiver component and the second transceiver component. The well material may mitigate cross-talk between the first transceiver component and the second transceiver component. Other embodiments may be described or claimed.
-
公开(公告)号:US20230320021A1
公开(公告)日:2023-10-05
申请号:US18331474
申请日:2023-06-08
Applicant: Intel Corporation
Inventor: Telesphor Kamgaing , Johanna M. Swan , Georgios Dogiamis , Henning Braunisch , Adel A. Elsherbini , Aleksandar Aleksov , Richard Dischler
CPC classification number: H05K7/1489 , H05K1/0243 , H01P5/12 , H01P3/16 , H05K2201/10356 , H01L24/16
Abstract: Embodiments may relate an electronic device that includes a first server blade and a second server blade coupled with a chassis. The first and second server blades may include respective microelectronic packages. The electronic device may further include a waveguide coupled to the first and second server blades such that their respective microelectronic packages are communicatively coupled by the waveguide. Other embodiments may be described or claimed.
-
公开(公告)号:US11716826B2
公开(公告)日:2023-08-01
申请号:US16402055
申请日:2019-05-02
Applicant: Intel Corporation
Inventor: Telesphor Kamgaing , Johanna M. Swan , Georgios Dogiamis , Henning Braunisch , Adel A. Elsherbini , Aleksandar Aleksov , Richard Dischler
IPC: H05K7/14 , H05K1/02 , H01P5/12 , H01P3/16 , H01L23/00 , H01L25/18 , H01L23/66 , H01L23/538 , H05K1/18
CPC classification number: H05K7/1489 , H01P3/16 , H01P5/12 , H05K1/0243 , H01L23/5384 , H01L23/5386 , H01L23/66 , H01L24/16 , H01L25/18 , H01L2223/6616 , H01L2223/6627 , H01L2224/16225 , H05K1/181 , H05K2201/10356 , H05K2201/10378 , H05K2201/10734
Abstract: Embodiments may relate an electronic device that includes a first platform and a second platform coupled with a chassis. The platforms may include respective microelectronic packages. The electronic device may further include a waveguide coupled to the first platform and the second platform such that their respective microelectronic packages are communicatively coupled by the waveguide. Other embodiments may be described or claimed.
-
公开(公告)号:US20200315052A1
公开(公告)日:2020-10-01
申请号:US16402055
申请日:2019-05-02
Applicant: Intel Corporation
Inventor: Telesphor Kamgaing , Johanna M. Swan , Georgios Dogiamis , Henning Braunisch , Adel A. Elsherbini , Aleksandar Aleksov , Richard Dischler
Abstract: Embodiments may relate an electronic device that includes a first platform and a second platform coupled with a chassis. The platforms may include respective microelectronic packages. The electronic device may further include a waveguide coupled to the first platform and the second platform such that their respective microelectronic packages are communicatively coupled by the waveguide. Other embodiments may be described or claimed.
-
公开(公告)号:US20190089409A1
公开(公告)日:2019-03-21
申请号:US16196367
申请日:2018-11-20
Applicant: Intel Corporation
Inventor: Telesphor Kamgaing , Georgios Dogiamis , Henning Braunisch , Hyung-Jin Lee , Richard Dischler
Abstract: Embodiments may relate to a transceiver chip. The transceiver chip may include a substrate that has a first transceiver component and a second transceiver component positioned therein. The transceiver chip may further include a well material that is positioned between the first transceiver component and the second transceiver component. The well material may mitigate cross-talk between the first transceiver component and the second transceiver component. Other embodiments may be described or claimed.
-
公开(公告)号:US20210255674A1
公开(公告)日:2021-08-19
申请号:US17174106
申请日:2021-02-11
Applicant: Intel Corporation
Inventor: Simon C. Steely, JR. , Richard Dischler , David Bach , Olivier Franza , William J. Butera , Christian Karl , Benjamin Keen , Brian Leung
IPC: G06F1/18 , H01L23/538 , G06F15/76 , H01L25/065 , G06F9/50
Abstract: Embodiments herein may present an integrated circuit or a computing system having an integrated circuit, where the integrated circuit includes a physical network layer, a physical computing layer, and a physical memory layer, each having a set of dies, and a die including multiple tiles. The physical network layer further includes one or more signal pathways dynamically configurable between multiple pre-defined interconnect topologies for the multiple tiles, where each topology of the multiple pre-defined interconnect topologies corresponds to a communication pattern related to a workload. At least a tile in the physical computing layer is further arranged to move data to another tile in the physical computing layer or a storage cell of the physical memory layer through the one or more signal pathways in the physical network layer. Other embodiments may be described and/or claimed.
-
公开(公告)号:US10691182B2
公开(公告)日:2020-06-23
申请号:US16416753
申请日:2019-05-20
Applicant: Intel Corporation
Inventor: Simon C. Steely, Jr. , Richard Dischler , David Bach , Olivier Franza , William J. Butera , Christian Karl , Benjamin Keen , Brian Leung
IPC: H05K1/18 , G06F1/18 , H01L23/538 , G06F15/76 , H01L25/065 , G06F9/50
Abstract: Embodiments herein may present an integrated circuit or a computing system having an integrated circuit, where the integrated circuit includes a physical network layer, a physical computing layer, and a physical memory layer, each having a set of dies, and a die including multiple tiles. The physical network layer further includes one or more signal pathways dynamically configurable between multiple pre-defined interconnect topologies for the multiple tiles, where each topology of the multiple pre-defined interconnect topologies corresponds to a communication pattern related to a workload. At least a tile in the physical computing layer is further arranged to move data to another tile in the physical computing layer or a storage cell of the physical memory layer through the one or more signal pathways in the physical network layer. Other embodiments may be described and/or claimed.
-
-
-
-
-
-
-
-
-