METHODS AND APPARATUS FOR ADAPTIVE TIMING FOR ZERO VOLTAGE TRANSITION POWER CONVERTERS

    公开(公告)号:US20170302179A1

    公开(公告)日:2017-10-19

    申请号:US15396466

    申请日:2016-12-31

    CPC classification number: H02M3/158 H02M1/08 H02M2001/0058

    Abstract: An example apparatus includes a first switch having a control terminal, coupled to a voltage source and coupled to a switch node; a second switch having a control terminal, coupled to the switch node and to a voltage reference; a first inductor coupled to the switch node and to a load; a third switch having a control terminal, coupled to the voltage source and to an auxiliary node; a fourth switch having a control terminal, coupled to the auxiliary node and to the voltage reference; a second inductor coupled to the switch node and the auxiliary node; a fifth switch having a control terminal, coupled to the switch node and to the auxiliary node; and timing circuitry configured to output signals to the control terminals of the first switch, the second switch, the third switch, the fourth switch and the fifth switch to supply current to the load.

    Adaptive synchronous rectification in a voltage converter

    公开(公告)号:US11018582B2

    公开(公告)日:2021-05-25

    申请号:US16399793

    申请日:2019-04-30

    Abstract: A circuit includes a first transistor and a second transistor coupled to the first transistor at a switch node and to a ground node. An estimator circuit receives a first signal to control an on and off state of the first transistor. The estimator circuit generates a second signal to control the on and off state of the second transistor. The second signal has a pulse width based on a pulse width of the first signal. A clocked comparator includes a clock input, a first input, and a second input. The first input receives a voltage indicative of a voltage of the switch node. The second input is coupled to a ground node. The clock input receives a third signal indicative of the second signal. The clocked comparator generates a comparator output signal. The estimator circuit adjusts the pulse width of the second signal based on the comparator output signal.

    Methods and apparatus for adaptive timing for zero voltage transition power converters

    公开(公告)号:US10468987B2

    公开(公告)日:2019-11-05

    申请号:US16241612

    申请日:2019-01-07

    Abstract: Timing circuitry causes: a first closed signal on a first switch control output before a signal on a second switch control output changes from a second closed signal to a first open signal; the first switch control output to provide a second open signal after a first selected time after the second switch control output changes from the second closed signal to the first open signal; and a third switch control output to provide a third closed signal a second selected time after the first switch control output changes from the first closed signal to a third open signal. A beginning of the first closed signal to a beginning of the first open signal is based on a later of: a current through a switch connected to the second switch control output exceeding a threshold current; and a clocked time after the beginning of the first closed signal.

    Methods and apparatus for resonant energy minimization in zero voltage transition power converters

    公开(公告)号:US09654003B1

    公开(公告)日:2017-05-16

    申请号:US14982750

    申请日:2015-12-29

    CPC classification number: H02M3/158 H02M2001/0058 Y02B70/1425 Y02B70/1491

    Abstract: In a method arrangement, providing a zero voltage transition circuit including an input node, an output node, a switch node, an output inductor coupling the switch node and output node, an output capacitor coupling the output node and ground, a first switch coupling the input node and switch node, a second switch coupling switch node and ground, a first auxiliary switch coupling the input node to an auxiliary node, a second auxiliary switch coupling the auxiliary node to ground, and an auxiliary inductor coupling the auxiliary node to the switch node; closing the first auxiliary switch to couple the input to the auxiliary node; subsequently, when a current is below a cutoff threshold, opening the second switch; after a first delay period, opening the first auxiliary switch and closing the second auxiliary switch; and after a second delay period, closing the first switch. Apparatus and additional method arrangements are disclosed.

    Switch-mode power supply with load current based throttling

    公开(公告)号:US11552565B2

    公开(公告)日:2023-01-10

    申请号:US16860511

    申请日:2020-04-28

    Abstract: A switch-mode power supply circuit includes a low-side switching transistor, a high-side switching transistor, a low-side current sensing circuit, and a gate driver circuit. The low-side current sensing circuit is coupled to the low-side switching transistor and is configured to sense a current flowing through the low-side switching transistor. The gate driver circuit is coupled to the low-side current sensing circuit and the high-side switching transistor. The gate driver circuit is configured to generate a signal having a first drive strength to switch the high-side switching transistor based on current flowing through the low-side switching transistor being less than a threshold current, and to generate a signal having a second drive strength to switch the high-side switching transistor based on current flowing through the low-side switching transistor being greater than the threshold current. The first drive strength is greater than the second drive strength.

    Methods and apparatus for adaptive timing for zero voltage transition power converters

    公开(公告)号:US11038421B2

    公开(公告)日:2021-06-15

    申请号:US16670638

    申请日:2019-10-31

    Abstract: Timing circuitry causes: a first closed signal on a first switch control output before a signal on a second switch control output changes from a second closed signal to a first open signal; the first switch control output to provide a second open signal after a first selected time after the second switch control output changes from the second closed signal to the first open signal; and a third switch control output to provide a third closed signal a second selected time after the first switch control output changes from the first closed signal to a third open signal. A beginning of the first closed signal to a beginning of the first open signal is based on a later of: a current through a switch connected to the second switch control output exceeding a threshold current; and a clocked time after the beginning of the first closed signal.

Patent Agency Ranking