-
公开(公告)号:US20240371867A1
公开(公告)日:2024-11-07
申请号:US18773361
申请日:2024-07-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yi-Chen HO , Chien LIN , Tzu-Wei LIN , Ju Ru HSIEH , Ching-Lun LAI , Ming-Kai LO
IPC: H01L27/088 , H01L27/092 , H10B12/00
Abstract: An integrated circuit die includes a FinFET transistor. The FinFET transistor includes an anti-punch through region below a channel region. Undesirable dopants are removed from the anti-punch through region during formation of the source and drain regions. When source and drain recesses are formed, a layer of dielectric material is deposited in the recesses. An annealing process is then performed. Undesirable dopants diffuse from the anti-punch through region into the layer of dielectric material during the annealing process. The layer of dielectric material is then removed. The source and drain regions are then formed by depositing semiconductor material in the recesses.
-
公开(公告)号:US20210193653A1
公开(公告)日:2021-06-24
申请号:US16721640
申请日:2019-12-19
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yi-Chen HO , Chien LIN , Tzu-Wei LIN , Ju Ru HSIEH , Ching-Lun LAI , Ming-Kai LO
IPC: H01L27/088 , H01L27/092 , H01L27/108
Abstract: An integrated circuit die includes a FinFET transistor. The FinFET transistor includes an anti-punch through region below a channel region. Undesirable dopants are removed from the anti-punch through region during formation of the source and drain regions. When source and drain recesses are formed, a layer of dielectric material is deposited in the recesses. An annealing process is then performed. Undesirable dopants diffuse from the anti-punch through region into the layer of dielectric material during the annealing process. The layer of dielectric material is then removed. The source and drain regions are then formed by depositing semiconductor material in the recesses.
-
公开(公告)号:US20220246609A1
公开(公告)日:2022-08-04
申请号:US17727620
申请日:2022-04-22
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yi-Chen HO , Chien LIN , Tzu-Wei LIN , Ju Ru HSIEH , Ching-Lun LAI , Ming-Kai LO
IPC: H01L27/088 , H01L27/108 , H01L27/092
Abstract: An integrated circuit die includes a FinFET transistor. The FinFET transistor includes an anti-punch through region below a channel region. Undesirable dopants are removed from the anti-punch through region during formation of the source and drain regions. When source and drain recesses are formed, a layer of dielectric material is deposited in the recesses. An annealing process is then performed. Undesirable dopants diffuse from the anti-punch through region into the layer of dielectric material during the annealing process. The layer of dielectric material is then removed. The source and drain regions are then formed by depositing semiconductor material in the recesses.
-
-