SEMICONDUCTOR MEMORY DEVICE CALIBRATING TERMINATION RESISTANCE AND TERMINATION RESISTANCE CALIBRATION METHOD THEREOF
    3.
    发明申请
    SEMICONDUCTOR MEMORY DEVICE CALIBRATING TERMINATION RESISTANCE AND TERMINATION RESISTANCE CALIBRATION METHOD THEREOF 有权
    半导体存储器件校准终止电阻和终止电阻校准方法

    公开(公告)号:US20150117122A1

    公开(公告)日:2015-04-30

    申请号:US14466509

    申请日:2014-08-22

    Abstract: Provided is a semiconductor memory device calibrating a termination resistance, the semiconductor memory device comprising self-adjustment logic configured to determine whether a value of an upper bit string of a calibration code generated in response to a calibration start signal is equal to or greater than an upper critical value of the calibration code, or is equal to or less than a lower critical value of the calibration code, and to generate an adjustment signal for adjusting a value of a termination resistance of a data output driver based on the determination result; and resistance calibration logic configured to provide the upper bit string to the self-adjustment logic, and to generate an updated calibration code by performing a calibration calculation based on the calibration code and a comparison signal generated according to a result of comparing a reference voltage and a voltage of a comparison target node.

    Abstract translation: 提供了校准端接电阻的半导体存储器件,所述半导体存储器件包括自调整逻辑,其被配置为确定响应于校准开始信号产生的校准代码的高位位串的值是否等于或大于 校准代码的上临界值或者等于或小于校准代码的较低临界值,并且基于确定结果生成用于调整数据输出驱动器的终端电阻的值的调整信号; 以及电阻校准逻辑,被配置为将所述高位串提供给所述自调节逻辑,并且通过基于所述校准代码执行校准计算以及根据比较参考电压和 比较目标节点的电压。

Patent Agency Ranking