-
公开(公告)号:US20250093942A1
公开(公告)日:2025-03-20
申请号:US18469890
申请日:2023-09-19
Applicant: QUALCOMM Incorporated
Inventor: Mahadevamurty Nemani , Adarsh Baraka Ravi , Nitin Makhija , Pradeep Kanapathipillai
IPC: G06F1/3296 , G06F1/3206
Abstract: Power sources provide power in a range with a maximum supply voltage provided under zero-load current conditions. Power circuits in an IC receive and aggregate indications of load current from processor circuits in processor circuit clusters and, reduce power consumption in the IC during zero or low load current conditions by generating a voltage control signal to reduce the supply voltage. Reducing the no-load voltage also reduces stress on gate oxides of transistors in the IC to increase oxide longevity. Based on the aggregated load current indications, which is periodically updated, the no-load supply voltage may be incrementally reduced down to a voltage threshold over the course of multiple periods. In some examples, the power circuits receive throttle signals when the processor circuits are throttled due to a voltage droop, and such signals may cause the power circuits to generate a control signal to increase the no-load voltage.
-
公开(公告)号:US20240427400A1
公开(公告)日:2024-12-26
申请号:US18623217
申请日:2024-04-01
Applicant: QUALCOMM Incorporated
Inventor: Sagar Koorapati , Vinod Chamarty , Gaurav Sanjeev Kirtane , Pushkin Raj Pari , Nitin Makhija , Alon Naveh
IPC: G06F1/28
Abstract: The processor-based system includes a throttle request accumulate circuit to receive throttle requests, determine a highest or most aggressive throttle value among the throttle requests, and generate a throttle control signal configured to throttle activity in the plurality of processing circuits. Throttle requests have throttle values corresponding to a reduction in activity in at least a portion of the plurality of processing circuits and may correspond to a particular number of cycles of reduced activity in a window of cycles. In addition to reducing response time to local events or conditions compared to waiting for a hierarchical response, the throttle request accumulate circuit accumulates throttle requests from all circuits that adjust or throttle activity in the plurality of processing circuits, and ensures that the net effective throttle controlling activity in the processing circuits at any given time is based on the highest throttle value of those accumulated throttle requests.
-
公开(公告)号:US11797045B2
公开(公告)日:2023-10-24
申请号:US17666420
申请日:2022-02-07
Applicant: QUALCOMM Incorporated
Inventor: Jonathan Masters , Pradeep Kanapathipillai , Manu Gulati , Nitin Makhija
IPC: G06F1/12 , G06F1/08 , G06F11/34 , G06F11/30 , G06F1/3206
CPC classification number: G06F1/12 , G06F1/08 , G06F1/3206 , G06F11/3062 , G06F11/3409
Abstract: An electronic system has a plurality of processing clusters including a first processing cluster. The first processing cluster further includes a plurality of processors and a power management processor. The power management processor obtains performance information about the plurality of processors, executes power instructions to transition a first processor of the plurality of processors from a first performance state to a second performance state different from the first performance state, and executes one or more debug instructions to perform debugging of a respective processor of the plurality of processors. The power instructions are executed in accordance with the obtained performance information and independently of respective performance states of other processors in the plurality of processors of the first processing cluster. In some implementations, the power management processor receives, from a system controller external to the plurality of processing clusters, a first power allocation for the first processing cluster.
-
公开(公告)号:US12287688B2
公开(公告)日:2025-04-29
申请号:US18623217
申请日:2024-04-01
Applicant: QUALCOMM Incorporated
Inventor: Sagar Koorapati , Vinod Chamarty , Gaurav Sanjeev Kirtane , Pushkin Raj Pari , Nitin Makhija , Alon Naveh
IPC: G06F1/28
Abstract: The processor-based system includes a throttle request accumulate circuit to receive throttle requests, determine a highest or most aggressive throttle value among the throttle requests, and generate a throttle control signal configured to throttle activity in the plurality of processing circuits. Throttle requests have throttle values corresponding to a reduction in activity in at least a portion of the plurality of processing circuits and may correspond to a particular number of cycles of reduced activity in a window of cycles. In addition to reducing response time to local events or conditions compared to waiting for a hierarchical response, the throttle request accumulate circuit accumulates throttle requests from all circuits that adjust or throttle activity in the plurality of processing circuits, and ensures that the net effective throttle controlling activity in the processing circuits at any given time is based on the highest throttle value of those accumulated throttle requests.
-
5.
公开(公告)号:US20250093931A1
公开(公告)日:2025-03-20
申请号:US18468242
申请日:2023-09-15
Applicant: QUALCOMM Incorporated
Inventor: Mahadevamurty Nemani , Anubhav Mishra , Arun Sukheja , Nitin Makhija , Adarsh Baraka Ravi
Abstract: Autonomously managing core cluster frequencies using performance statistics in processor devices is disclosed herein. In some aspects, a cluster power management circuit of a processor device collects Activity Management Unit (AMU) statistics for multiple processor cores for each of one or more frequency operating points over a time interval. Based on the AMU statistics, the cluster power management circuit generates a performance model representing processor performance as a function of frequency, and uses the performance model and a power consumption measurement to generate an energy-per-instruction (EI) model representing energy per instruction as a function of frequency. The cluster power management circuit then generates an advantage model based on a first rate of change of the performance model as a function of frequency and a second rate of change of the EI model as a function of frequency, and identifies a target frequency operating point based on the advantage model.
-
公开(公告)号:US20250094182A1
公开(公告)日:2025-03-20
申请号:US18469630
申请日:2023-09-19
Applicant: QUALCOMM Incorporated
Inventor: Mahadevamurty Nemani , Sneha Wani , Mohd Imran Beg , Nitin Makhija , Arun Sukheja
IPC: G06F9/448
Abstract: Performing dynamic microarchitectural throttling of processor cores based on Quality-of-Service (QOS) levels in processor devices is disclosed herein. In some aspects, a processor device comprises a synchronous core cluster including a plurality of processor cores, a throttling selection circuit, and a throttling circuit. The throttling selection circuit receives a QoS level associated with a workload scheduled for execution by a processor core. The throttling selection circuit determines a performance state of the processor core, and determines a throttling level for the processor core, based on the QoS level and the performance state. The throttling selection circuit provides the throttling level to the throttling circuit, which performs microarchitectural throttling of the processor core based on the throttling level.
-
公开(公告)号:US20240427397A1
公开(公告)日:2024-12-26
申请号:US18339447
申请日:2023-06-22
Applicant: QUALCOMM Incorporated
Inventor: Sagar Koorapati , Vinod Chamarty , Gaurav Sanjeev Kirtane , Pushkin Raj Pari , Nitin Makhija , Alon Naveh
IPC: G06F1/28
Abstract: The processor-based system includes a throttle request accumulate circuit to receive throttle requests, determine a highest or most aggressive throttle value among the throttle requests, and generate a throttle control signal configured to throttle activity in the plurality of processing circuits. Throttle requests have throttle values corresponding to a reduction in activity in at least a portion of the plurality of processing circuits and may correspond to a particular number of cycles of reduced activity in a window of cycles. In addition to reducing response time to local events or conditions compared to waiting for a hierarchical response, the throttle request accumulate circuit accumulates throttle requests from all circuits that adjust or throttle activity in the plurality of processing circuits, and ensures that the net effective throttle controlling activity in the processing circuits at any given time is based on the highest throttle value of those accumulated throttle requests.
-
-
-
-
-
-