-
公开(公告)号:US20220320026A1
公开(公告)日:2022-10-06
申请号:US17213875
申请日:2021-03-26
Applicant: QUALCOMM Incorporated
Inventor: Yangyang SUN , Rong ZHOU , Li-Sheng WENG , Lily ZHAO
IPC: H01L23/00 , H01L23/16 , H01L23/538 , H01L25/065 , H01L23/31
Abstract: A package that includes a substrate comprising a cavity, a first integrated device coupled to the substrate through a first plurality of pillar interconnects and a first plurality of solder interconnects, a second integrated device coupled to the substrate through a second plurality of pillar interconnects and a second plurality of solder interconnects, and a plurality of wire bonds coupled to the first integrated device and the second integrated device, wherein the plurality of wire bonds is located over the cavity of the substrate.
-
公开(公告)号:US20210175152A1
公开(公告)日:2021-06-10
申请号:US16704789
申请日:2019-12-05
Applicant: QUALCOMM Incorporated
Inventor: Chaoqi ZHANG , Rajneesh KUMAR , Li-Sheng WENG , Darryl Sheldon JESSIE , Suhyung HWANG , Jeahyeong HAN , Xiaoming CHEN , Jaehyun YEON
Abstract: A package that includes a substrate having a routing region and a non-routing region along a periphery of the substrate. The non-routing region includes a plurality of vias configured as a shield. The package includes an integrated device coupled to the substrate, and an encapsulation layer located over the substrate such that the encapsulation layer encapsulates the integrated device.
-
公开(公告)号:US20210296246A1
公开(公告)日:2021-09-23
申请号:US17017361
申请日:2020-09-10
Applicant: QUALCOMM Incorporated
Inventor: Ryan LANE , Li-Sheng WENG , Charles David PAYNTER , Eric David FORONDA
IPC: H01L23/538 , H01L25/065 , H01L25/00
Abstract: A package comprising a substrate, an integrated device, and an interconnect integrated device. The substrate includes a first surface and a second surface. The substrate further includes a plurality of interconnects. The integrated device is coupled to the substrate. The interconnect integrated device is coupled to a surface of the substrate. The integrated device, the interconnect integrated device and the substrate are configured to provide an electrical path for an electrical signal of the integrated device, that travels through at least the substrate, then through the interconnect integrated device and back through the substrate.
-
公开(公告)号:US20220392867A1
公开(公告)日:2022-12-08
申请号:US17339830
申请日:2021-06-04
Applicant: QUALCOMM Incorporated
Inventor: Li-Sheng WENG , Charles David PAYNTER , Ryan LANE , Jianwen XU , William STONE
IPC: H01L23/00 , H01L23/498 , H01L23/538 , H01L25/10 , H01L21/48 , H01L21/56 , H01L23/31
Abstract: A package comprising a first integrated device comprising a plurality of first pillar interconnects; an encapsulation layer at least partially encapsulating the first integrated device; a metallization portion located over the first integrated device and the encapsulation layer, wherein the metallization portion includes at least one passivation layer and a plurality of metallization layer interconnects, wherein the plurality of first pillar interconnects is coupled to the plurality of metallization layer interconnects; and a second integrated device comprising a plurality of second pillar interconnects, wherein the second integrated device is coupled to the plurality of metallization layer interconnects through a plurality of second pillar interconnects and a plurality of solder interconnects.
-
公开(公告)号:US20210125951A1
公开(公告)日:2021-04-29
申请号:US16665883
申请日:2019-10-28
Applicant: QUALCOMM Incorporated
Inventor: Li-Sheng WENG , Yue LI , Yangyang SUN
IPC: H01L23/00
Abstract: An integrated device that includes a substrate, an interconnect portion and an interconnect structure. The interconnect portion is located over the substrate. The interconnect portion includes a plurality of interconnects and at least one dielectric layer. The interconnect structure is located over the interconnect portion. The interconnect structure includes an inner interconnect, a dielectric layer coupled to the inner interconnect, and an outer conductive layer coupled to the dielectric layer. The outer conductive layer is configured to operate as a shield for the inner interconnect.
-
公开(公告)号:US20220352075A1
公开(公告)日:2022-11-03
申请号:US17245903
申请日:2021-04-30
Applicant: QUALCOMM Incorporated
Inventor: Li-Sheng WENG , Hong Bok WE
IPC: H01L23/538 , H01L23/13 , H01L23/31 , H01L21/48 , H01L21/56
Abstract: Disclosed is an apparatus including a molded multi-die high density interconnect including: a bridge die having a first plurality of interconnects and second plurality of interconnects. The apparatus also includes a first die having a first plurality of contacts and a second plurality of contacts, where the second plurality of contacts is coupled to the first plurality of interconnects of the bridge die. The apparatus also includes a second die having a first plurality of contacts and a second plurality of contacts, where the second plurality of contacts is coupled to the second plurality of interconnects of the bridge die. The coupled second plurality of contacts and interconnects have a smaller height than the first plurality of contacts of the first die and second die.
-
公开(公告)号:US20220149005A1
公开(公告)日:2022-05-12
申请号:US17094303
申请日:2020-11-10
Applicant: QUALCOMM Incorporated
Inventor: Yangyang SUN , Li-Sheng WENG , Zhimin SONG
IPC: H01L25/065 , H01L23/00 , H01L23/538 , H01L21/56 , H01L23/31
Abstract: A package comprising a substrate, a first integrated device coupled to the substrate, a second integrated device coupled to the substrate, an interconnect integrated device coupled to the first integrated device and the second integrated device, and an underfill. The substrate includes a cavity. The interconnect integrated device is located over the cavity of the substrate. The underfill is located (i) between the first integrated device and the substrate, (ii) between the second integrated device and the substrate, (iii) between the interconnect integrated device and the first integrated device, and (iv) between the interconnect integrated device and the second integrated device.
-
8.
公开(公告)号:US20210375742A1
公开(公告)日:2021-12-02
申请号:US16888516
申请日:2020-05-29
Applicant: QUALCOMM Incorporated
Inventor: Yue LI , Li-Sheng WENG , Yangyang SUN
Abstract: An integrated circuit (IC) package is described. The IC package includes a die, having a pad layer structure on back-end-of-line layers on a substrate. The die also includes a metallization routing layer on the pad layer structure, and a first under bump metallization layer on the metallization routing layer. The IC package also includes a patterned seed layer on a surface of the die to contact the first under bump metallization layer. The IC package further includes a first package bump on the first under bump metallization layer.
-
-
-
-
-
-
-