MULTI-DIE INTERCONNECT
    6.
    发明申请

    公开(公告)号:US20220352075A1

    公开(公告)日:2022-11-03

    申请号:US17245903

    申请日:2021-04-30

    Abstract: Disclosed is an apparatus including a molded multi-die high density interconnect including: a bridge die having a first plurality of interconnects and second plurality of interconnects. The apparatus also includes a first die having a first plurality of contacts and a second plurality of contacts, where the second plurality of contacts is coupled to the first plurality of interconnects of the bridge die. The apparatus also includes a second die having a first plurality of contacts and a second plurality of contacts, where the second plurality of contacts is coupled to the second plurality of interconnects of the bridge die. The coupled second plurality of contacts and interconnects have a smaller height than the first plurality of contacts of the first die and second die.

    PACKAGE COMPRISING A SUBSTRATE AND A HIGH-DENSITY INTERCONNECT INTEGRATED DEVICE

    公开(公告)号:US20220149005A1

    公开(公告)日:2022-05-12

    申请号:US17094303

    申请日:2020-11-10

    Abstract: A package comprising a substrate, a first integrated device coupled to the substrate, a second integrated device coupled to the substrate, an interconnect integrated device coupled to the first integrated device and the second integrated device, and an underfill. The substrate includes a cavity. The interconnect integrated device is located over the cavity of the substrate. The underfill is located (i) between the first integrated device and the substrate, (ii) between the second integrated device and the substrate, (iii) between the interconnect integrated device and the first integrated device, and (iv) between the interconnect integrated device and the second integrated device.

    REPURPOSED SEED LAYER FOR HIGH FREQUENCY NOISE CONTROL AND ELECTROSTATIC DISCHARGE CONNECTION

    公开(公告)号:US20210375742A1

    公开(公告)日:2021-12-02

    申请号:US16888516

    申请日:2020-05-29

    Abstract: An integrated circuit (IC) package is described. The IC package includes a die, having a pad layer structure on back-end-of-line layers on a substrate. The die also includes a metallization routing layer on the pad layer structure, and a first under bump metallization layer on the metallization routing layer. The IC package also includes a patterned seed layer on a surface of the die to contact the first under bump metallization layer. The IC package further includes a first package bump on the first under bump metallization layer.

Patent Agency Ranking