-
公开(公告)号:US07382172B2
公开(公告)日:2008-06-03
申请号:US11497587
申请日:2006-08-02
申请人: Pao-Chuan Lin , Hung-Der Su , An-Tung Chen , Jing-Meng Liu
发明人: Pao-Chuan Lin , Hung-Der Su , An-Tung Chen , Jing-Meng Liu
IPC分类号: H03L5/00
CPC分类号: H03K3/35613 , H03K3/012
摘要: The present invention discloses a level shift circuit which comprises: level shift means for receiving an input of a first operational voltage and generating an output of a second operational voltage; and a current path connecting with a source of the second operational voltage and providing current to the output of the level shift means to speed up output level switching. The circuit preferably further comprises a power consumption control circuit for stopping excess power consumption when the output of the level shift means has substantially accomplished level switching.
摘要翻译: 本发明公开了一种电平移位电路,包括:电平移位装置,用于接收第一工作电压的输入并产生第二工作电压的输出; 以及与第二工作电压源连接并将电流提供给电平移位装置的输出的电流路径,以加速输出电平切换。 电路优选地还包括功率消耗控制电路,用于在电平移位装置的输出基本上实现电平切换时停止多余的功率消耗。
-
公开(公告)号:US07652536B2
公开(公告)日:2010-01-26
申请号:US12068774
申请日:2008-02-12
申请人: Hung-Der Su , Jing-Meng Liu , An-Tung Chen , Pao-Chuan Lin
发明人: Hung-Der Su , Jing-Meng Liu , An-Tung Chen , Pao-Chuan Lin
CPC分类号: H03F1/26 , H03F1/083 , H03F3/45197 , H03F2203/45356
摘要: An amplifier circuit with internal zeros provides a second pole in addition to a first pole and two zeros such that the second pole can prevent excessive gain at high frequency, so as to have high-frequency noise under control.
摘要翻译: 具有内部零点的放大器电路除了第一极点和第二极点之外还提供第二极点,使得第二极点可以在高频下防止过高的增益,从而具有控制的高频噪声。
-
公开(公告)号:US20080211581A1
公开(公告)日:2008-09-04
申请号:US12068774
申请日:2008-02-12
申请人: Hung-Der Su , Jing-Meng Liu , An-Tung Chen , Pao-Chuan Lin
发明人: Hung-Der Su , Jing-Meng Liu , An-Tung Chen , Pao-Chuan Lin
IPC分类号: H03F3/45
CPC分类号: H03F1/26 , H03F1/083 , H03F3/45197 , H03F2203/45356
摘要: An amplifier circuit with internal zeros provides a second pole in addition to a first pole and two zeros such that the second pole can prevent excessive gain at high frequency, so as to have high-frequency noise under control.
摘要翻译: 具有内部零点的放大器电路除了第一极点和第二极点之外还提供第二极点,使得第二极点可以在高频下防止过高的增益,从而具有控制的高频噪声。
-
公开(公告)号:US20070290736A1
公开(公告)日:2007-12-20
申请号:US11497587
申请日:2006-08-02
申请人: Pao-Chuan Lin , Hung-Der Su , An-Tung Chen , Jing-Meng Liu
发明人: Pao-Chuan Lin , Hung-Der Su , An-Tung Chen , Jing-Meng Liu
IPC分类号: H03L5/00
CPC分类号: H03K3/35613 , H03K3/012
摘要: The present invention discloses a level shift circuit which comprises: level shift means for receiving an input of a first operational voltage and generating an output of a second operational voltage; and a current path connecting with a source of the second operational voltage and providing current to the output of the level shift means to speed up output level switching. The circuit preferably further comprises a power consumption control circuit for stopping excess power consumption when the output of the level shift means has substantially accomplished level switching.
摘要翻译: 本发明公开了一种电平移位电路,包括:电平移位装置,用于接收第一工作电压的输入并产生第二工作电压的输出; 以及与第二工作电压源连接并将电流提供给电平移位装置的输出的电流路径,以加速输出电平切换。 电路优选地还包括功率消耗控制电路,用于在电平移位装置的输出基本上实现电平切换时停止多余的功率消耗。
-
公开(公告)号:US07768033B2
公开(公告)日:2010-08-03
申请号:US12385720
申请日:2009-04-17
申请人: Liang-Pin Tai , Jing-Meng Liu , Hung-Der Su
发明人: Liang-Pin Tai , Jing-Meng Liu , Hung-Der Su
IPC分类号: H01L29/74 , H01L31/111
CPC分类号: H01L27/098 , H01L27/0744 , H01L29/7722 , H01L29/8083
摘要: A single-chip common-drain JFET device comprises a drain, two gates and two source arranged such that two common-drain JFETs are formed therewith. Due to the two JFETs merged within a single chip, no wire bonding connection is needed therebetween, thereby without parasitic inductance and resistance caused by bonding wire, and therefore improving the performance and reducing the package cost. The single-chip common-drain JFET device may be applied in buck converter, boost converter, inverting converter, switch, and two-step DC-to-DC converter to improve their performance and efficiency. Alternative single-chip common-drain JFET devices are also provided for current sense or proportional current generation.
-
公开(公告)号:US07759695B2
公开(公告)日:2010-07-20
申请号:US12385717
申请日:2009-04-17
申请人: Liang-Pin Tai , Jing-Meng Liu , Hung-Der Su
发明人: Liang-Pin Tai , Jing-Meng Liu , Hung-Der Su
IPC分类号: H01L29/74 , H01L31/111
CPC分类号: H01L27/098 , H01L27/0744 , H01L29/7722 , H01L29/8083
摘要: A single-chip common-drain JFET device comprises a drain, two gates and two source arranged such that two common-drain JFETs are formed therewith. Due to the two JFETs merged within a single chip, no wire bonding connection is needed therebetween, thereby without parasitic inductance and resistance caused by bonding wire, and therefore improving the performance and reducing the package cost. The single-chip common-drain JFET device may be applied in buck converter, boost converter, inverting converter, switch, and two-step DC-to-DC converter to improve their performance and efficiency. Alternative single-chip common-drain JFET devices are also provided for current sense or proportional current generation.
摘要翻译: 单芯片公共漏极JFET器件包括漏极,两个栅极和两个源极,使得与其形成两个公共漏极JFET。 由于在单个芯片内合并的两个JFET,其间不需要引线接合连接,因此没有由接合线引起的寄生电感和电阻,因此提高性能并降低封装成本。 单片式公共漏极JFET器件可以应用于降压转换器,升压转换器,反相转换器,开关和两级DC-DC转换器,以提高其性能和效率。 还提供了用于电流感测或比例电流产生的替代单芯片公共漏极JFET器件。
-
公开(公告)号:US07535032B2
公开(公告)日:2009-05-19
申请号:US11165028
申请日:2005-06-24
申请人: Liang-Pin Tai , Jing-Meng Liu , Hung-Der Su
发明人: Liang-Pin Tai , Jing-Meng Liu , Hung-Der Su
IPC分类号: H01L29/74 , H01L31/111
CPC分类号: H01L27/098 , H01L27/0744 , H01L29/7722 , H01L29/8083
摘要: A single-chip common-drain JFET device comprises a drain, two gates and two source arranged such that two common-drain JFETs are formed therewith. Due to the two JFETs merged within a single chip, no wire bonding connection is needed therebetween, thereby without parasitic inductance and resistance caused by bonding wire, and therefore improving the performance and reducing the package cost. The single-chip common-drain JFET device may be applied in buck converter, boost converter, inverting converter, switch, and two-step DC-to-DC converter to improve their performance and efficiency. Alternative single-chip common-drain JFET devices are also provided for current sense or proportional current generation.
摘要翻译: 单芯片公共漏极JFET器件包括漏极,两个栅极和两个源极,使得与其形成两个公共漏极JFET。 由于在单个芯片内合并的两个JFET,其间不需要引线接合连接,因此没有由接合线引起的寄生电感和电阻,因此提高性能并降低封装成本。 单片式公共漏极JFET器件可以应用于降压转换器,升压转换器,反相转换器,开关和两级DC-DC转换器,以提高其性能和效率。 还提供了用于电流感测或比例电流产生的替代单芯片公共漏极JFET器件。
-
公开(公告)号:US20070176636A1
公开(公告)日:2007-08-02
申请号:US11650525
申请日:2007-01-08
申请人: Jing-Meng Liu , Hung-Der Su
发明人: Jing-Meng Liu , Hung-Der Su
IPC分类号: H03K19/0175
CPC分类号: H02M3/156
摘要: A power supply circuit and a control method are provided, in which the original enable pad and output pad, or the enable pad and feedback pad are used to trim the output voltage of the power supply circuit without extra trim pads.
摘要翻译: 提供了电源电路和控制方法,其中原始使能焊盘和输出焊盘或使能焊盘和反馈焊盘用于修剪电源电路的输出电压而无需额外的修整焊盘。
-
公开(公告)号:US20060214648A1
公开(公告)日:2006-09-28
申请号:US11388158
申请日:2006-03-24
申请人: Jing-Meng Liu , Chung-Lung Pai , Hung-Der Su , Wei-Hsin Wei
发明人: Jing-Meng Liu , Chung-Lung Pai , Hung-Der Su , Wei-Hsin Wei
IPC分类号: G05F1/00
CPC分类号: H02M3/157 , H02M3/1588 , Y02B70/1466
摘要: A plurality of switches, an inductor and two capacitors are configured to be a boost-inverting converter. To operate the converter in a boost-inverting mode, a control apparatus and method switch the switches such that the inductor is energized in a first phase, the first capacitor is discharged to produce an inverting voltage in a second phase, and the second capacitor is charged to produce a boost voltage in a third phase. Therefore, the boost-inverting converter has lower peak inductor current and less power loss, and the limitation to the switch design for the boost-inverting converter is relaxed.
摘要翻译: 多个开关,电感器和两个电容器被配置为升压反相转换器。 为了在升压反转模式下操作转换器,控制装置和方法切换开关使得电感器在第一相中通电,第一电容器被放电以在第二相中产生反相电压,并且第二电容器 充电以在第三相中产生升压电压。 因此,升压反相转换器具有较低的峰值电感电流和较小的功率损耗,并且对升压反相转换器的开关设计的限制放宽。
-
公开(公告)号:US20050285158A1
公开(公告)日:2005-12-29
申请号:US11165028
申请日:2005-06-24
申请人: Liang-Pin Tai , Jing-Meng Liu , Hung-Der Su
发明人: Liang-Pin Tai , Jing-Meng Liu , Hung-Der Su
IPC分类号: H01L27/07 , H01L27/098 , H01L29/772 , H01L29/80 , H01L29/808
CPC分类号: H01L27/098 , H01L27/0744 , H01L29/7722 , H01L29/8083
摘要: A single-chip common-drain JFET device comprises a drain, two gates and two source arranged such that two common-drain JFETs are formed therewith. Due to the two JFETs merged within a single chip, no wire bonding connection is needed therebetween, thereby without parasitic inductance and resistance caused by bonding wire, and therefore improving the performance and reducing the package cost. The single-chip common-drain JFET device may be applied in buck converter, boost converter, inverting converter, switch, and two-step DC-to-DC converter to improve their performance and efficiency. Alternative single-chip common-drain JFET devices are also provided for current sense or proportional current generation.
摘要翻译: 单芯片公共漏极JFET器件包括漏极,两个栅极和两个源极,使得与其形成两个公共漏极JFET。 由于在单个芯片内合并的两个JFET,其间不需要引线接合连接,因此没有由接合线引起的寄生电感和电阻,因此提高性能并降低封装成本。 单片式公共漏极JFET器件可以应用于降压转换器,升压转换器,反相转换器,开关和两级DC-DC转换器,以提高其性能和效率。 还提供了用于电流感测或比例电流产生的替代单芯片公共漏极JFET器件。
-
-
-
-
-
-
-
-
-