-
公开(公告)号:US20170294337A1
公开(公告)日:2017-10-12
申请号:US15632884
申请日:2017-06-26
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jin-Nam KIM , Rak-Hwan Kim , Byung-Hee Kim , Jong-Min Baek , Sang-Hoon Ahn , Nae-In Lee , Jong-Jin Lee , Ho-Yun Jeon , Eun-Ji Jung
IPC: H01L21/768 , H01L23/528 , H01L23/532
CPC classification number: H01L29/0847 , H01L21/7682 , H01L21/76834 , H01L21/76837 , H01L21/76852 , H01L21/76862 , H01L21/76885 , H01L23/5222 , H01L23/5283 , H01L23/53223 , H01L23/53238 , H01L23/53266 , H01L23/53295 , H01L27/0886 , H01L27/1211
Abstract: Semiconductor devices may include a diffusion prevention insulation pattern, a plurality of conductive patterns, a barrier layer, and an insulating interlayer. The diffusion prevention insulation pattern may be formed on a substrate, and may include a plurality of protrusions protruding upwardly therefrom. Each of the conductive patterns may be formed on each of the protrusions of the diffusion prevention insulation pattern, and may have a sidewall inclined by an angle in a range of about 80 degrees to about 135 degrees to a top surface of the substrate. The barrier layer may cover a top surface and the sidewall of each if the conductive patterns. The insulating interlayer may be formed on the diffusion prevention insulation pattern and the barrier layer, and may have an air gap between neighboring ones of the conductive patterns.
-
公开(公告)号:US20160300792A1
公开(公告)日:2016-10-13
申请号:US15059438
申请日:2016-03-03
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jin-Nam KIM , Rak-Hwan Kim , Byung-Hee Kim , Jong-Min Baek , Sang-Hoon Ahn , Nae-In Lee , Jong-Jin Lee , Ho-Yun Jeon , Eun-Ji Jung
IPC: H01L23/528 , H01L29/78 , H01L29/08 , H01L29/51 , H01L29/16 , H01L29/161 , H01L23/532 , H01L29/06
CPC classification number: H01L29/0847 , H01L21/7682 , H01L21/76834 , H01L21/76837 , H01L21/76852 , H01L21/76862 , H01L21/76885 , H01L23/5222 , H01L23/5283 , H01L23/53223 , H01L23/53238 , H01L23/53266 , H01L23/53295 , H01L27/0886 , H01L27/1211
Abstract: Semiconductor devices may include a diffusion prevention insulation pattern, a plurality of conductive patterns, a barrier layer, and an insulating interlayer. The diffusion prevention insulation pattern may be formed on a substrate, and may include a plurality of protrusions protruding upwardly therefrom. Each of the conductive patterns may be formed on each of the protrusions of the diffusion prevention insulation pattern, and may have a sidewall inclined by an angle in a range of about 80 degrees to about 135 degrees to a top surface of the substrate. The barrier layer may cover a top surface and the sidewall of each if the conductive patterns. The insulating interlayer may be formed on the diffusion prevention insulation pattern and the barrier layer, and may have an air gap between neighboring ones of the conductive patterns.
Abstract translation: 半导体器件可以包括扩散防止绝缘图案,多个导电图案,阻挡层和绝缘中间层。 扩散防止绝缘图案可以形成在基板上,并且可以包括从其向上突出的多个突起。 每个导电图案可以形成在防扩散绝缘图案的每个突起上,并且可以具有相对于基板的顶表面倾斜约80度至约135度范围内的角度的侧壁。 如果导电图案,阻挡层可以覆盖每个的顶表面和侧壁。 绝缘中间层可以形成在防扩散绝缘图案和阻挡层上,并且可以在相邻的导电图案之间具有气隙。
-