LTR/OBFF DESIGN SCHEME FOR ETHERNET ADAPTER APPLICATION
    91.
    发明申请
    LTR/OBFF DESIGN SCHEME FOR ETHERNET ADAPTER APPLICATION 审中-公开
    用于以太网适配器的LTR / OBFF设计方案

    公开(公告)号:US20160162421A1

    公开(公告)日:2016-06-09

    申请号:US14907649

    申请日:2013-08-07

    IPC分类号: G06F13/20 G06F13/40 G06F13/42

    摘要: A method of reducing power consumption in a computing platform is disclosed. An endpoint-device that is coupled to the computing platform includes a first data buffer and a second data buffer. The first data buffer buffers outgoing data to be transmitted to an external device via a first communications medium. The second data buffer buffers incoming data received from the external device via the first communications medium. At least one of the first or second data buffers may selectively communicate with the computing platform, via a second communications medium, during an active window of the other data buffer. The active window may be requested by the first and/or second data buffers based, at least in part, on a system idle signal. For some embodiments, the first communications medium is an Ethernet link. Further, for some embodiments, the second communications medium is a Peripheral Component Interconnect Express (PCIe) link.

    摘要翻译: 公开了一种降低计算平台功耗的方法。 耦合到计算平台的端点设备包括第一数据缓冲器和第二数据缓冲器。 第一数据缓冲器缓冲经由第一通信介质发送到外部设备的输出数据。 第二数据缓冲器缓冲经由第一通信介质从外部设备接收的输入数据。 第一或第二数据缓冲器中的至少一个可以在另一数据缓冲器的活动窗口期间经由第二通信介质选择性地与计算平台通信。 至少部分地基于系统空闲信号,可以由第一和/或第二数据缓冲器请求活动窗口。 对于一些实施例,第一通信介质是以太网链路。 此外,对于一些实施例,第二通信介质是外围组件互连Express(PCIe)链路。

    Writing pad with synchronized background audio and video and handwriting recognition
    93.
    发明授权
    Writing pad with synchronized background audio and video and handwriting recognition 有权
    具有同步背景音频和视频和手写识别的写字板

    公开(公告)号:US09336190B2

    公开(公告)日:2016-05-10

    申请号:US14257132

    申请日:2014-04-21

    申请人: ENPULZ, L.L.C.

    发明人: James D. Bennett

    摘要: A stand alone low cost writing pad includes a rechargeable battery, a low capacity memory, a low power processor, a first pair of connectors and supports audio, video and digital ink capturing functionalities. The writing pad may be detached from and re-attached to a stand alone base unit using the first pair of connectors. The base unit includes another rechargeable battery, high capacity memory, high power processor, and a second pair of connectors. The base unit receives captured audio and digital ink from the writing pad via the communication pathway and the high power processor runs voice recognition and optical character recognition software on received data to generate second data. The second data is displayed on the writing pad and/or stored in the high capacity memory for future use.

    摘要翻译: 独立的低成本写字板包括可充电电池,低容量存储器,低功率处理器,第一对连接器和支持音频,视频和数字墨水捕获功能。 可以使用第一对连接器将书写笔分离并重新附接到独立的基座单元。 基本单元包括另一个可再充电电池,高容量存储器,高功率处理器和第二对连接器。 基本单元通过通信路径从写入板接收捕获的音频和数字墨水,高功率处理器在接收的数据上运行语音识别和光学字符识别软件以产生第二数据。 第二数据显示在写字板上和/或存储在高容量存储器中以供将来使用。

    INPUT DEVICE WITH MULTI-HOST SWITCHING
    94.
    发明申请
    INPUT DEVICE WITH MULTI-HOST SWITCHING 审中-公开
    具有多重切换功能的输入设备

    公开(公告)号:US20160110302A1

    公开(公告)日:2016-04-21

    申请号:US14884381

    申请日:2015-10-15

    摘要: Embodiments of the present invention provide a method and system of switching a wireless connection between a plurality of input devices and a first host device to at least a second host device. Embodiments of the invention are directed to systems and methods for switching multiple, independently connected data input devices from a first host computing device to a second host computing device together based on a single command or operation.

    摘要翻译: 本发明的实施例提供了一种将多个输入设备和第一主机设备之间的无线连接切换到至少第二主机设备的方法和系统。 本发明的实施例涉及用于基于单个命令或操作将多个独立连接的数据输入设备从第一主机计算设备切换到第二主计算设备的系统和方法。

    Method, apparatus and cable for enabling two types of HDMI communication
    95.
    发明授权
    Method, apparatus and cable for enabling two types of HDMI communication 有权
    用于启用两种类型的HDMI通信的方法,设备和电缆

    公开(公告)号:US09311258B2

    公开(公告)日:2016-04-12

    申请号:US14189292

    申请日:2014-02-25

    申请人: Sony Corporation

    摘要: An electronic apparatus includes a first communication unit configured to perform I2C bidirectional communication with an external apparatus using two signal lines included in a transmission path as I2C communication lines, a second communication unit configured to perform bidirectional differential communication with the external apparatus using the two signal lines as high-speed data communication lines, a switching unit configured to select a first communication state in which the first communication unit is connected to the two signal lines or a second communication state in which the second communication unit is connected to the two signal lines, and a controller configured to control operation of the switching unit.

    摘要翻译: 电子设备包括:第一通信单元,被配置为使用包括在传输路径中的两条信号线作为I2C通信线路与外部设备进行I2C双向通信;第二通信单元,被配置为使用两个信号执行与外部设备的双向差分通信 线路作为高速数据通信线路,切换单元被配置为选择第一通信单元连接到两个信号线的第一通信状态或第二通信状态,其中第二通信单元连接到两条信号线 以及被配置为控制所述开关单元的操作的控制器。

    Interconnection of peripheral devices on different electronic devices
    96.
    发明授权
    Interconnection of peripheral devices on different electronic devices 有权
    外围设备在不同电子设备上的互连

    公开(公告)号:US09292455B1

    公开(公告)日:2016-03-22

    申请号:US14859634

    申请日:2015-09-21

    发明人: Martin Wieland

    摘要: A peripheral device connected to a local electronic device which is connected to at least one communication network can communicate with a peripheral device attached to a remote electronic device as if the remote peripheral device was locally attached. Data designated for the remote peripheral device is received by a local virtual device object and transmitted to the remote electronic device via at least one of the electronic devices communication interfaces or peripheral devices. Data received by the remote electronic device's communication interface or peripheral device is written to the peripheral device at the remote electronic device by a virtual device object. For compensation of different transfer speeds or outages between the peripheral device and the communication interface or another peripheral device the virtual device provides the ability to utilize the virtual devices emulation driver that is attached to the virtual device object as an I/O buffer.

    摘要翻译: 连接到与至少一个通信网络连接的本地电子设备的外围设备可以与附接到远程电子设备的外围设备通信,就像远程外围设备本地连接一样。 为远程外围设备指定的数据由本地虚拟设备对象接收并通过至少一个电子设备通信接口或外围设备发送到远程电子设备。 由远程电子设备的通信接口或外围设备接收的数据由虚拟设备对象写入远程电子设备的外围设备。 为了补偿外围设备和通信接口或其他外围设备之间不同的传输速度或中断,虚拟设备提供将虚拟设备对象附加到虚拟设备对象的虚拟设备仿真驱动程序用作I / O缓冲器的能力。

    GENERATING WORKLOAD WINDOWS
    97.
    发明申请
    GENERATING WORKLOAD WINDOWS 审中-公开
    生成工作负载窗口

    公开(公告)号:US20160077886A1

    公开(公告)日:2016-03-17

    申请号:US14787461

    申请日:2013-07-31

    发明人: Mykel John Kramer

    IPC分类号: G06F9/50 G06F13/20

    摘要: A method for generating workload windows includes incrementing access counters for each block of a storage system during execution of a workload accessing the storage system. The method also includes determining an average input-output (IO) rate of the storage system based on the access counters. The method further includes determining whether to generate a new workload window based on the average IO rate, an expiring timer, and a predetermined range from an X value to a Y value. The X value is equal to a low threshold of the average IO rate, and the Y value is equal to a high threshold of the average IO rate. The method also includes generating the new workload window based on the determination.

    摘要翻译: 一种用于生成工作负载窗口的方法包括在访问存储系统的工作负载的执行期间增加存储系统的每个块的访问计数器。 该方法还包括基于访问计数器确定存储系统的平均输入 - 输出(IO)速率。 该方法还包括基于平均IO速率,到期定时器以及从X值到Y值的预定范围来确定是否生成新的工作负载窗口。 X值等于平均IO速率的低阈值,Y值等于平均IO速率的高阈值。 该方法还包括基于确定生成新的工作负载窗口。

    SYSTEM AND METHOD FOR CALIBRATION OF A MEMORY INTERFACE
    98.
    发明申请
    SYSTEM AND METHOD FOR CALIBRATION OF A MEMORY INTERFACE 有权
    用于校准存储器接口的系统和方法

    公开(公告)号:US20160048334A1

    公开(公告)日:2016-02-18

    申请号:US14461865

    申请日:2014-08-18

    申请人: Apple Inc.

    发明人: Robert E. Jeter

    IPC分类号: G06F3/06

    摘要: A system includes memory unit having one or more storage arrays, and a memory interface unit that may be coupled between a memory controller and the memory unit. The memory interface unit may include a timing unit that may generate timing signals for controlling read and write access to the memory unit, and a control unit that may calibrate the timing unit at predetermined intervals. However, in response to an occurrence of a given predetermined interval, the memory interface unit may be configured to calibrate the timing unit using a number of partial calibration segments.

    摘要翻译: 系统包括具有一个或多个存储阵列的存储器单元,以及可以耦合在存储器控制器和存储器单元之间的存储器接口单元。 存储器接口单元可以包括可以生成用于控制对存储器单元的读取和写入访问的定时信号的定时单元,以及可以以预定间隔校准定时单元的控制单元。 然而,响应于给定的预定间隔的发生,存储器接口单元可以被配置为使用多个部分校准段校准定时单元。

    SHARING FIRMWARE AMONG AGENTS IN A COMPUTING NODE
    99.
    发明申请
    SHARING FIRMWARE AMONG AGENTS IN A COMPUTING NODE 审中-公开
    在计算机代码中共享固件

    公开(公告)号:US20160048184A1

    公开(公告)日:2016-02-18

    申请号:US14781299

    申请日:2013-03-29

    摘要: Sharing firmware among a plurality of agents including a plurality of central processing units (CPUs) on a node is described. In an example, a computing node includes: a bus; a non-volatile memory, coupled to the bus, to store firmware for the plurality of agents; a power sequencer to implement a power-up sequence for the plurality of CPUs; a plurality of power control state machines respectively controlling states of the plurality of CPUs based on output of the power sequencer; and a bus controller to selectively couple the plurality of agents to the non-volatile memory based on state of the plurality of power control state machines.

    摘要翻译: 描述在包括节点上的多个中央处理单元(CPU)的多个代理之间共享固件。 在一个示例中,计算节点包括:总线; 耦合到所述总线的非易失性存储器,用于存储所述多个代理的固件; 电源定序器,用于实现所述多个CPU的加电序列; 多个功率控制状态机,分别基于所述电力定序器的输出来控制所述多个CPU的状态; 以及总线控制器,用于基于多个功率控制状态机的状态选择性地将多个代理耦合到非易失性存储器。

    MODE SELECTIVE BALANCED ENCODED INTERCONNECT
    100.
    发明申请
    MODE SELECTIVE BALANCED ENCODED INTERCONNECT 审中-公开
    模式选择平衡编码互连

    公开(公告)号:US20160026597A1

    公开(公告)日:2016-01-28

    申请号:US14444616

    申请日:2014-07-28

    申请人: INTEL CORPORATION

    IPC分类号: G06F13/42 G06F13/20

    CPC分类号: G06F13/4221 G06F13/20

    摘要: An apparatus is described herein. The apparatus includes a plurality of conductors, wherein at least one conductor is a common-mode conductor. The apparatus also includes an encoder to encode data to be transmitted on the plurality of conductors, wherein a data speed of the common-mode conductor is limited and a data speed of other conductors is maximized according to an encoding matrix.

    摘要翻译: 这里描述了一种装置。 该装置包括多个导体,其中至少一个导体是共模导体。 该装置还包括编码器,用于编码要在多个导体上传输的数据,其中共模导体的数据速度受到限制,并且其他导体的数据速度根据编码矩阵最大化。