-
公开(公告)号:US20250040188A1
公开(公告)日:2025-01-30
申请号:US18588322
申请日:2024-02-27
Applicant: Samsung Electronics Co., Ltd.
Inventor: Yang Xu , Gyeom Kim , Pankwi Park , Ryong Ha , Yoon Heo
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/775 , H01L29/786
Abstract: A semiconductor device includes a substrate; an active region extending in a first, horizontal, direction on the substrate, and including a first active pattern at a first height above a bottom surface of the substrate in a vertical direction and having a first width in a second, horizontal, direction, a second active pattern having a second width in the second direction different from the first width, and a transition active pattern connecting the first active pattern to the second active pattern; gate structures intersecting the active region each gate structure extending in the second direction across the substrate; source/drain regions disposed on sides of the gate structures, and including a first source/drain region disposed on the first active pattern, a second source/drain region disposed on the second active pattern, and a transition source/drain region disposed on the transition active pattern. Each of the source/drain regions is disposed on the active region and includes a first epitaxial layer having a recessed upper surface and a second epitaxial layer disposed on the first epitaxial layer, at a second height above a bottom surface of the substrate in a vertical direction, a first sidewall thickness of the first epitaxial layer of the first source/drain region in the first direction is different from a second sidewall thickness of the first epitaxial layer of the second source/drain region in the first direction, at the second height, thicknesses of opposing sidewalls of the first epitaxial layer of the transition source/drain region in the first direction are different, and a vertical level of a lowermost end of the second epitaxial layer of the first source/drain region, a vertical level of a lowermost end of the second epitaxial layer of the second source/drain region, and a vertical level of a lowermost end of the second epitaxial layer of the transition source/drain region are different from each other.
-
公开(公告)号:US20240030286A1
公开(公告)日:2024-01-25
申请号:US18140905
申请日:2023-04-28
Applicant: Samsung Electronics Co., Ltd.
Inventor: Yoon Heo , Seokhoon Kim , Jungtaek Kim , Pankwi Park , Moonseung Yang , Sumin Yu , Seojin Jeong , Edward Namkyu Cho , Ryong Ha
IPC: H01L29/08 , H01L27/092 , H01L29/06 , H01L29/423 , H01L29/775 , H01L21/02 , H01L29/66
CPC classification number: H01L29/0847 , H01L27/0922 , H01L29/0653 , H01L29/0673 , H01L29/42392 , H01L29/775 , H01L21/02532 , H01L29/66545 , H01L29/66439
Abstract: An integrated circuit device includes a plurality of fin-type active areas extending in a first horizontal direction on a substrate, a plurality of channel regions respectively on the plurality of fin-type active areas, a plurality of gate lines surrounding the plurality of channel regions on the plurality of fin-type active areas and extending in a second horizontal direction that crosses the first horizontal direction, and a plurality of source/drain regions respectively at positions adjacent to the plurality of gate lines on the plurality of fin-type active areas and respectively in contact with the plurality of channel regions, and the plurality of source/drain regions respectively include a plurality of semiconductor layers and at least one air gap located therein.
-