System and method for providing dynamic clock and voltage scaling (DCVS) aware interprocessor communication
    2.
    发明授权
    System and method for providing dynamic clock and voltage scaling (DCVS) aware interprocessor communication 有权
    提供动态时钟和电压缩放(DCVS)的处理器间通信的系统和方法

    公开(公告)号:US09244747B2

    公开(公告)日:2016-01-26

    申请号:US14210064

    申请日:2014-03-13

    CPC classification number: G06F9/54 G06F1/324 G06F1/3296 G06F9/544

    Abstract: Systems and methods that allow for Dynamic Clock and Voltage Scaling (DCVS) aware interprocessor communications among processors such as those used in or with a portable computing device (“PCD”) are presented. During operation of the PCD at least one data packet is received at a first processing component. Additionally, the first processing component also receives workload information about a second processing component operating under dynamic clock and voltage scaling (DCVS). A determination is made, based at least in part on the received workload information, whether to send the at least one data packet from the first processing component to the second processing component or to a buffer, providing a cost effective ability to reduce power consumption and improved battery life in PCDs with multi-cores or multi-CPUs implementing DCVS algorithms or logic.

    Abstract translation: 提供了允许处理器之间的动态时钟和电压调节(DCVS)感知处理器间通信的系统和方法,例如在便携式计算设备(“PCD”)中使用的处理器之间的处理器间通信。 在PCD的操作期间,在第一处理组件处接收至少一个数据分组。 此外,第一处理组件还接收关于在动态时钟和电压缩放(DCVS)下操作的第二处理组件的工作负载信息。 至少部分地基于所接收的工作负载信息,确定是否将所述至少一个数据分组从第一处理组件发送到第二处理组件或缓冲器,提供降低功耗的成本有效的能力,以及 提高了使用多核或多CPU实现DCVS算法或逻辑的PCD的电池寿命。

    Intelligent connectivity switching mechanisms

    公开(公告)号:US11363501B2

    公开(公告)日:2022-06-14

    申请号:US16727725

    申请日:2019-12-26

    Abstract: This disclosure provides systems, methods and apparatuses for intelligent connectivity switching techniques. The techniques include, for example, determining that a wireless connection is encrypted, and in response to determining that the wireless connection is encrypted, employing one or more intelligent connectivity switching mechanisms to ensure a desirable level of user experience may be maintained and data stall conditions may be avoided or overcome. When a wireless station is in an area where two radio access technology (RAT) connections are present, the intelligent connectivity switching mechanisms can include responding to a user interface prompt, evaluating one or more signal-to-noise (SNR)-related metrics, or comparing an application, task or activity to a whitelist.

    System and method for providing dynamic clock and voltage scaling (DCVS) aware interprocessor communication

    公开(公告)号:US09678809B2

    公开(公告)日:2017-06-13

    申请号:US14993991

    申请日:2016-01-12

    CPC classification number: G06F9/54 G06F1/324 G06F1/3296 G06F9/544

    Abstract: Systems and methods that allow for Dynamic Clock and Voltage Scaling (DCVS) aware interprocessor communications among processors such as those used in or with a portable computing device (“PCD”) are presented. During operation of the PCD at least one data packet is received at a first processing component. Additionally, the first processing component also receives workload information about a second processing component operating under dynamic clock and voltage scaling (DCVS). A determination is made, based at least in part on the received workload information, whether to send the at least one data packet from the first processing component to the second processing component or to a buffer, providing a cost effective ability to reduce power consumption and improved battery life in PCDs with multi-cores or multi-CPUs implementing DCVS algorithms or logic.

Patent Agency Ranking