Invention Grant
- Patent Title: Method of forming performance optimized gate structures by silicidizing lowered source and drain regions
-
Application No.: US15211742Application Date: 2016-07-15
-
Publication No.: US09735058B2Publication Date: 2017-08-15
- Inventor: Paul Chang , Katsunori Onishi , Jian Yu
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Roberts Mlotkowski Safran Cole & Calderon, P.C.
- Agent Steven J. Meyers; Andrew M. Calderon
- Main IPC: H01L21/8234
- IPC: H01L21/8234 ; H01L29/66 ; H01L29/45 ; H01L29/417 ; H01L27/088 ; H01L21/8238 ; H01L29/08 ; H01L29/16 ; H01L29/161 ; H01L29/165 ; H01L29/78 ; H01L21/02 ; H01L21/308

Abstract:
A performance optimized CMOS FET structure and methods of manufacture are disclosed. The method includes forming source and drain regions for a first type device and a second type device. The method further includes lowering the source and drain regions for the first type device, while protecting the source and drain regions for the second type device. The method further includes performing silicide processes to form silicide regions on the lowered source and drain regions for the first type device and the source and drain regions for the second type device.
Public/Granted literature
- US20160322258A1 PERFORMANCE OPTIMIZED GATE STRUCTURES Public/Granted day:2016-11-03
Information query
IPC分类: