- 专利标题: Vertical gate-all-around TFET
-
申请号: US15939108申请日: 2018-03-28
-
公开(公告)号: US10388659B2公开(公告)日: 2019-08-20
- 发明人: John H. Zhang
- 申请人: STMicroelectronics, Inc.
- 申请人地址: US TX Coppell
- 专利权人: STMICROELECTRONICS, INC.
- 当前专利权人: STMICROELECTRONICS, INC.
- 当前专利权人地址: US TX Coppell
- 代理机构: Seed IP Law Group LLP
- 主分类号: H01L21/00
- IPC分类号: H01L21/00 ; H01L21/8238 ; H01L27/108 ; H01L29/06 ; H01L29/16 ; H01L29/78 ; H01L29/20 ; H01L29/66 ; H01L21/28 ; H01L27/092 ; H01L29/423 ; H01L29/786 ; H01L29/10 ; B82Y10/00 ; H01L29/775 ; H01L27/08 ; H01L31/0392 ; H01L33/04 ; H01L45/00 ; H01L29/739 ; H01L29/49
摘要:
A vertical tunneling FET (TFET) provides low-power, high-speed switching performance for transistors having critical dimensions below 7 nm. The vertical TFET uses a gate-all-around (GAA) device architecture having a cylindrical structure that extends above the surface of a doped well formed in a silicon substrate. The cylindrical structure includes a lower drain region, a channel, and an upper source region, which are grown epitaxially from the doped well. The channel is made of intrinsic silicon, while the source and drain regions are doped in-situ. An annular gate surrounds the channel, capacitively controlling current flow through the channel from all sides. The source is electrically accessible via a front side contact, while the drain is accessed via a backside contact that provides low contact resistance and also serves as a heat sink. Reliability of vertical TFET integrated circuits is enhanced by coupling the vertical TFETs to electrostatic discharge (ESD) diodes.
公开/授权文献
- US20180286869A1 VERTICAL GATE-ALL-AROUND TFET 公开/授权日:2018-10-04
信息查询
IPC分类: