ARRAY SUBSTRATE AND DISPLAY PANEL
    1.
    发明公开

    公开(公告)号:US20240096901A1

    公开(公告)日:2024-03-21

    申请号:US17973813

    申请日:2022-10-26

    Inventor: Tao MA Fei AI

    CPC classification number: H01L27/1218

    Abstract: An array substrate and a display panel are provided. By allowing a gate electrode layer between a first active layer and a second active layer to overlap the first active layer and the second active layer at least partially, respectively, an area occupied by the first active layer, the second active layer, and the gate electrode layer can be reduced, and a design area of sub-pixels can be increased, thereby improving an aperture ratio.

    ARRAY SUBSTRATE AND DISPLAY PANEL
    2.
    发明公开

    公开(公告)号:US20240030228A1

    公开(公告)日:2024-01-25

    申请号:US17600143

    申请日:2021-09-13

    Inventor: Tao MA Zhilin WU Fei AI

    CPC classification number: H01L27/124

    Abstract: An array substrate and a display panel are disclosed. The array substrate includes an underlay, a seed layer disposed on one side of the underlay, and a first metal layer disposed on one side of the seed layer and away from the underlay, wherein the first metal layer directly contacts the seed layer. The present application utilizes the seed layer directly contacting the first metal layer to induce crystallization of the first metal layer, so that the first metal layer is formed with larger grains, fewer grain boundaries and less charge carrier scattering, and a resistivity of the first metal layer is decreased.

    DISPLAY PANEL AND DISPLAY DEVICE
    3.
    发明公开

    公开(公告)号:US20240094587A1

    公开(公告)日:2024-03-21

    申请号:US17976805

    申请日:2022-10-30

    Inventor: Tao MA Fei AI Zhilin WU

    CPC classification number: G02F1/1368 G02F1/136286 H01L27/3276

    Abstract: The present disclosure provides a display panel and a display device. The display panel includes a thin film transistor; and further includes a substrate,; a first metal layer disposed on the substrate and including a gate of the thin film transistor; an active layer disposed on a side of the first metal layer away from the substrate and including an active portion of the thin film transistor; a spacer layer disposed on a side of the active layer away from the first metal layer and including a plurality of contact holes; a second metal layer disposed on a side of the spacer layer away from the active layer and including a source and a drain of the thin film transistor; an orthographic projection of the gate electrode on the substrate covers an orthographic projection of at least part of the contact holes on the substrate.

    ARRAY SUBSTRATE
    4.
    发明申请

    公开(公告)号:US20230113882A1

    公开(公告)日:2023-04-13

    申请号:US17278722

    申请日:2021-02-05

    Abstract: An array substrate includes a substrate, a first metal layer and an active layer disposed on the substrate, an interlayer insulating layer, and a second metal layer. The first metal layer forms at least one first trace, the interlayer insulating layer is disposed on the first metal layer and the active layer, the second metal layer is disposed on the interlayer insulating layer, the interlayer insulating layer is formed with a first contact hole, and the second metal layer is connected to the first trace through the first contact hole. The first metal layer includes a conductive layer and a first protective layer stacked in sequence.

Patent Agency Ranking