-
公开(公告)号:US20180107387A1
公开(公告)日:2018-04-19
申请号:US15842295
申请日:2017-12-14
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kwanyeob Chae , Yoonjee NAM , Ji Hun OH , Shinyoung YI , Jong-Ryun CHOI
CPC classification number: G06F3/0601 , G06F3/0683 , G06F12/0238 , G06F13/1678 , G06F13/1689 , G06F13/4072 , G11C5/04 , G11C7/1078 , G11C7/1093 , G11C8/12 , G11C29/023 , G11C29/028
Abstract: An interface circuit may include a first FIFO circuit and a second FIFO circuit. The first FIFO circuit may generate first output data based on a first sampling signal and a second sampling signal. The second FIFO circuit may generate second output data based on a third sampling signal and a fourth sampling signal. The first FIFO circuit and the second FIFO circuit may be cross-reset.