-
公开(公告)号:US20240379741A1
公开(公告)日:2024-11-14
申请号:US18779549
申请日:2024-07-22
Applicant: STMicroelectronics PTE LTD
Inventor: Yean Ching YONG
IPC: H01L29/06 , H01L21/477 , H01L21/762 , H01L29/51 , H01L29/78
Abstract: An integrated circuit includes a polysilicon region that is doped with a dopant. A portion of the polysilicon region is converted to a polyoxide region which includes un-oxidized dopant ions. A stack of layers overlies over the polyoxide region. The stack of layers includes: a first ozone-assisted sub-atmospheric pressure thermal chemical vapor deposition (O3 SACVD) TEOS layer; and a second O3 SACVD TEOS layer; wherein the first and second O3 SACVD TEOS layers are separated from each other by a dielectric region. A thermally annealing is performed at a temperature which induces outgassing of passivation atoms from the first and second O3 SACVD TEOS layers to migrate to passivate interface charges due to the presence of un-oxidized dopant ions in the polyoxide region.
-
公开(公告)号:US20230135000A1
公开(公告)日:2023-05-04
申请号:US17962634
申请日:2022-10-10
Applicant: STMicroelectronics Pte Ltd
Inventor: Yean Ching YONG , Jianhua JIN , Weiyang YAP , Voon Cheng NGWAN
IPC: H01L29/78 , H01L29/40 , H01L29/66 , H01L29/417 , H01L21/765
Abstract: A semiconductor substrate includes: a base substrate layer doped with a first type dopant; a first epitaxial layer on the base substrate layer that has a first thickness and is doped with the first type dopant to provide a first resistivity; a second epitaxial layer on the first epitaxial layer that has a second thickness and is doped with the first type dopant to provide a second resistivity (less than the third resistivity); and a third epitaxial layer on the second epitaxial layer that has a third thickness and is doped with the first type dopant to provide a third resistivity (less than the second resistivity). An oxide field trench transistor includes a trench with insulated polygate and polysource regions extending into the semiconductor substrate and passing through the first doped region, the second doped region, the third epitaxial layer and partially into the second epitaxial layer.
-
公开(公告)号:US20230238341A1
公开(公告)日:2023-07-27
申请号:US18079610
申请日:2022-12-12
Applicant: STMicroelectronics Pte Ltd
Inventor: Churn Weng YIM , Maurizio Gabriele CASTORINA , Voon Cheng NGWAN , Yean Ching YONG , Ditto ADNAN , Fadhillawati TAHIR
IPC: H01L23/00
CPC classification number: H01L24/05 , H01L24/03 , H01L2224/05073 , H01L2224/05573 , H01L2224/022 , H01L2224/0219 , H01L2224/03019 , H01L2224/03466 , H01L2224/03614 , H01L2224/03622 , H01L2224/05124 , H01L2224/05147 , H01L2224/05624 , H01L2224/05647
Abstract: A bonding pad for an integrated circuit is formed by a stack of bonding pad layers. A lower bonding pad layer is supported by a bonding pad support layer. A passivation layer extends over the lower bonding pad layer and includes a passivation opening at a portion of an upper surface of the lower bonding pad layer. An upper bonding pad layer rests on said passivation layer and in the passivation opening in contact with the lower bonding pad layer.
-
公开(公告)号:US20220320332A1
公开(公告)日:2022-10-06
申请号:US17694276
申请日:2022-03-14
Applicant: STMicroelectronics Pte Ltd
Inventor: Yean Ching YONG , Maurizio Gabriele CASTORINA , Voon Cheng NGWAN , Ditto ADNAN , Fadhillawati TAHIR , Churn Weng YIM
IPC: H01L29/78 , H01L29/06 , H01L29/40 , H01L21/764 , H01L21/765 , H01L29/66
Abstract: An integrated circuit transistor device includes a semiconductor substrate providing a drain, a first doped region buried in the semiconductor substrate providing a body and a second doped region in the semiconductor substrate providing a source. A trench extends into the semiconductor substrate and passes through the first and second doped regions. An insulated polygate region within the trench surrounds a polyoxide region that may have void inclusion. The polygate region is formed by a first gate lobe and second gate lobe on opposite sides of the polyoxide region. A pair of gate contacts are provided at each trench. The pair of gate contacts includes: a first gate contact extending into the first gate lobe at a location laterally offset from the void and a second gate contact extending into the second gate lobe at a location laterally offset from the void.
-
公开(公告)号:US20210376061A1
公开(公告)日:2021-12-02
申请号:US17236149
申请日:2021-04-21
Applicant: STMicroelectronics Pte Ltd
Inventor: Yean Ching YONG
IPC: H01L29/06 , H01L29/51 , H01L29/78 , H01L21/762 , H01L21/477
Abstract: An integrated circuit includes a polysilicon region that is doped with a dopant. A portion of the polysilicon region is converted to a polyoxide region which includes un-oxidized dopant ions. A stack of layers overlies over the polyoxide region. The stack of layers includes: a first ozone-assisted sub-atmospheric pressure thermal chemical vapor deposition (O3 SACVD) TEOS layer; and a second O3 SACVD TEOS layer; wherein the first and second O3 SACVD TEOS layers are separated from each other by a dielectric region. A thermally annealing is performed at a temperature which induces outgassing of passivation atoms from the first and second O3 SACVD TEOS layers to migrate to passivate interface charges due to the presence of un-oxidized dopant ions in the polyoxide region.
-
-
-
-