-
1.
公开(公告)号:US20250021153A1
公开(公告)日:2025-01-16
申请号:US18715968
申请日:2022-02-24
Applicant: QUALCOMM Incorporated
Inventor: Nan ZHANG , Long HAN , Junqiang GUO
IPC: G06F1/3234 , G06F1/3215 , G09G5/00
Abstract: An error recovery method for a display system interface includes configuring a physical layer circuit in the display system interface for a high-speed mode of communication, causing the physical layer circuit to transmit display data over a serial bus while the physical layer circuit is configured for the high-speed mode of communication, halting transmission of the display data when an error indication signal transitions to an active state, configuring the physical layer circuit for a low-power mode of communication after terminating the transmission of the display data, reconfiguring the physical layer circuit for the high-speed mode of communication when the error indication signal transitions to an inactive state, and causing the physical layer circuit to resume the transmission of the display data after reconfiguring the physical layer circuit for the high-speed mode of communication.
-
公开(公告)号:US20240054007A1
公开(公告)日:2024-02-15
申请号:US18268201
申请日:2021-02-12
Applicant: QUALCOMM Incorporated
Inventor: Nan ZHANG , Yongjun XU , Long HAN
CPC classification number: G06F9/4831 , G06T1/20
Abstract: This disclosure provides systems, devices, apparatus, and methods, including computer programs encoded on storage media, for composition strategy searching based on dynamic priority and runtime statistics. A CPU may determine, based on a plurality of frames, a usage frequency of each of one or more composition groups. The one or more composition groups may be used for composing the plurality of frames. The CPU may subsequently assign/update a priority for each of the one or more composition groups based on the usage frequency, such that the CPU may analyze, as part of a frame composition procedure, at least one of the one or more composition groups in an order that is based on the priority of the one or more composition groups.
-
公开(公告)号:US20230217537A1
公开(公告)日:2023-07-06
申请号:US17928200
申请日:2020-07-28
Applicant: Nan ZHANG , Yongjun XU , Long HAN , QUALCOMM Incorporated
Inventor: Nan ZHANG , Yongjun XU , Long HAN
CPC classification number: H04W76/28 , H04W72/535 , H04W72/12
Abstract: Aspects of the present disclosure include methods, apparatuses, and computer readable media for determining a connected mode discontinuous reception (C-DRX) short cycle value, transmitting a C-DRX short cycle request to a base station, the C-DRX short cycle request including the C-DRX short cycle value, receiving a first confirmation indicating the base station accepting the C-DRX short cycle value associated with the C-DRX short cycle request, determining an averaging window value based on the C-DRX short cycle value, transmitting an averaging window request to the base station, the averaging window request including the averaging window value, receiving a second confirmation indicating the base station accepting the averaging window value associated with the averaging window request, and communicating with the base station based on the C-DRX short cycle value and the averaging window value.
-
公开(公告)号:US20230058899A1
公开(公告)日:2023-02-23
申请号:US17758286
申请日:2020-12-30
Applicant: QUALCOMM Incorporated
Inventor: Nan ZHANG , Long HAN , Yongjun XU
Abstract: Aspects of the present disclosure can receive a hardware Vsync signal from a display, generate a hardware timestamp signal based on the hardware Vsync signal, determine an error for a pulse in the hardware timestamp signal, determine whether the error for the pulse is over a threshold, synchronize a software Vsync signal based on the hardware timestamp signal, wherein the pulse of the hardware timestamp signal is ignored in synchronization based on whether the error is above the threshold, and control rendering and transmission of a frame to the display based on the synchronized software Vsync signal.
-
公开(公告)号:US20240242690A1
公开(公告)日:2024-07-18
申请号:US18424699
申请日:2024-01-26
Applicant: QUALCOMM Incorporated
Inventor: Nan ZHANG , Long HAN , Yongjun XU
Abstract: Methods and apparatuses are provided for alignment of hardware and software Vsync signals through filtering out delayed timestamp signals in a hardware timestamp signal used to generate the software Vsync. The alignment may occur when a display client is operating in a video mode but not a command mode. A compositor or processing unit may receive a hardware Vsync signal from a display using a video mode, generate a hardware timestamp signal based on the hardware Vsync signal, determine a delay for a pulse in the hardware timestamp signal based on a delay for a set of previous frames, determine whether the delay for the pulse is over a threshold, and control rendering and transmission of a frame to the display based on the delay for the pulse being over the threshold. Thus, accurate Vsync signal synchronization may occur.
-
公开(公告)号:US20230073736A1
公开(公告)日:2023-03-09
申请号:US17794876
申请日:2020-02-21
Applicant: QUALCOMM Incorporated
Inventor: Yongjun XU , Nan ZHANG , Wenkai YAO , Long HAN
Abstract: This disclosure provides systems, devices, apparatus and methods, including computer programs encoded on storage media, for reducing a DPU transfer time to compensate for a delayed GPU render time. After completion of rendering a second frame that follows a first frame, a frame processor determines whether the first frame is currently transferring to a display panel or has already been transferred to the display panel. At least one clock is used with a first set of clock speeds when the first frame is determined to be currently transferring and used with a second set of clock speeds when the first frame is determined to have already been transferred, the second set of clock speeds being faster than the first set of clock speeds. After completion of the transfer of the first frame, the second frame is transferred based on the set of clock speeds.
-
公开(公告)号:US20230319715A1
公开(公告)日:2023-10-05
申请号:US18040955
申请日:2020-10-02
Applicant: QUALCOMM Incorporated
Inventor: Nan ZHANG , Yongjun XU , Long HAN
CPC classification number: H04W52/0229 , H04W76/28 , H04W68/02
Abstract: Various aspects of the present disclosure generally relate to wireless communication. In some aspects, a first user equipment (UE) may transmit, to a second UE, an indication of a discontinuous reception paging cycle and a wake up signal time offset value. The UE may transmit, to the second UE, a wake up signal based at least in part on the discontinuous reception paging cycle and the wake up signal time offset value. Numerous other aspects are provided.
-
-
-
-
-
-