DATA TRANSFER BETWEEN ASYNCHRONOUS CLOCK DOMAINS

    公开(公告)号:US20190056761A1

    公开(公告)日:2019-02-21

    申请号:US16036419

    申请日:2018-07-16

    申请人: Intel Corporation

    IPC分类号: G06F1/12 G06F13/42

    CPC分类号: G06F1/12 G06F13/4291

    摘要: Some implementations disclosed herein provide techniques and arrangements for transferring data between asynchronous clock domains. A synchronization signal may be generated by a first of the clock domains, and data may be transferred between the domains in response to the synchronization signal. Clock cycles of the second of the clock domains may be monitored in comparison to the synchronization signal to report the number of second clock domain cycles occurring per occurrence of the synchronization signal. This information may be recorded by testing and validation equipment to facilitate error analyses.

    Data transfer between asynchronous clock domains

    公开(公告)号:US10599178B2

    公开(公告)日:2020-03-24

    申请号:US16036419

    申请日:2018-07-16

    申请人: Intel Corporation

    IPC分类号: G06F1/12 G06F13/42

    摘要: Some implementations disclosed herein provide techniques and arrangements for transferring data between asynchronous clock domains. A synchronization signal may be generated by a first of the clock domains, and data may be transferred between the domains in response to the synchronization signal. Clock cycles of the second of the clock domains may be monitored in comparison to the synchronization signal to report the number of second clock domain cycles occurring per occurrence of the synchronization signal. This information may be recorded by testing and validation equipment to facilitate error analyses.