-
公开(公告)号:US10950733B2
公开(公告)日:2021-03-16
申请号:US16011308
申请日:2018-06-18
申请人: Google LLC
发明人: Ravi Pillarisetty , Willy Rachmady , Van H. Le , Seung Hoon Sung , Jessica S. Kachian , Jack T. Kavalieros , Han Wui Then , Gilbert Dewey , Marko Radosavljevic , Benjamin Chu-Kung , Niloy Mukherjee
IPC分类号: H01L29/786 , H01L29/423 , H01L29/165 , H01L29/06 , H01L29/205 , H01L29/78 , H01L29/66
摘要: Deep gate-all-around semiconductor devices having germanium or group III-V active layers are described. For example, a non-planar semiconductor device includes a hetero-structure disposed above a substrate. The hetero-structure includes a hetero-junction between an upper layer and a lower layer of differing composition. An active layer is disposed above the hetero-structure and has a composition different from the upper and lower layers of the hetero-structure. A gate electrode stack is disposed on and completely surrounds a channel region of the active layer, and is disposed in a trench in the upper layer and at least partially in the lower layer of the hetero-structure. Source and drain regions are disposed in the active layer and in the upper layer, but not in the lower layer, on either side of the gate electrode stack.
-
公开(公告)号:US11894465B2
公开(公告)日:2024-02-06
申请号:US17174935
申请日:2021-02-12
申请人: Google LLC
发明人: Ravi Pillarisetty , Willy Rachmady , Van H. Le , Seung Hoon Sung , Jessica S. Kachian , Jack T. Kavalieros , Han Wui Then , Gilbert Dewey , Marko Radosavljevic , Benjamin Chu-Kung , Niloy Mukherjee
IPC分类号: H01L29/165 , H01L29/205 , H01L29/786 , H01L29/06 , H01L29/78 , H01L29/423 , H01L29/66
CPC分类号: H01L29/78609 , H01L29/0653 , H01L29/0673 , H01L29/0676 , H01L29/165 , H01L29/205 , H01L29/42392 , H01L29/66742 , H01L29/785 , H01L29/78606 , H01L29/78618 , H01L29/78681 , H01L29/78684 , H01L29/78696
摘要: Deep gate-all-around semiconductor devices having germanium or group 111-V active layers are described. For example, a non-planar semiconductor device includes a hetero-structure disposed above a substrate. The hetero-structure includes a hetero-junction between an upper layer and a lower layer of differing composition. An active layer is disposed above the hetero-structure and has a composition different from the upper and lower layers of the hetero-structure. A gate electrode stack is disposed on and completely surrounds a channel region of the active layer, and is disposed in a trench in the upper layer and at least partially in the lower layer of the hetero-structure. Source and drain regions are disposed in the active layer and in the upper layer, but not in the lower layer, on either side of the gate electrode stack.
-
公开(公告)号:US20210167216A1
公开(公告)日:2021-06-03
申请号:US17174935
申请日:2021-02-12
申请人: Google LLC
发明人: Ravi Pillarisetty , Willy Rachmady , Van H. Le , Seung Hoon Sung , Jessica S. Kachian , Jack T. Kavalieros , Han Wui Then , Gilbert Dewey , Marko Radosavljevic , Benjamin Chu-Kung , Niloy Mukherjee
IPC分类号: H01L29/786 , H01L29/165 , H01L29/06 , H01L29/205 , H01L29/78 , H01L29/423 , H01L29/66
摘要: Deep gate-all-around semiconductor devices having germanium or group 111-V active layers are described. For example, a non-planar semiconductor device includes a hetero-structure disposed above a substrate. The hetero-structure includes a hetero-junction between an upper layer and a lower layer of differing composition. An active layer is disposed above the hetero-structure and has a composition different from the upper and lower layers of the hetero-structure. A gate electrode stack is disposed on and completely surrounds a channel region of the active layer, and is disposed in a trench in the upper layer and at least partially in the lower layer of the hetero-structure. Source and drain regions are disposed in the active layer and in the upper layer, but not in the lower layer, on either side of the gate electrode stack.
-
-