-
公开(公告)号:US20160218094A1
公开(公告)日:2016-07-28
申请号:US15087200
申请日:2016-03-31
Applicant: Apple Inc.
Inventor: John Bruno , Jun Zhai , Timothy J. Millet
IPC: H01L25/18 , H01L23/538 , H01L23/367
CPC classification number: H01L25/18 , H01L23/13 , H01L23/367 , H01L23/3675 , H01L23/5385 , H01L23/5386 , H01L23/5389 , H01L25/0652 , H01L25/105 , H01L25/16 , H01L2224/13124 , H01L2224/134 , H01L2224/13411 , H01L2224/16225 , H01L2224/73204 , H01L2224/73253 , H01L2225/06517 , H01L2225/06572 , H01L2225/06589 , H01L2225/1023 , H01L2225/1058 , H01L2225/1094 , H01L2924/1205 , H01L2924/1206 , H01L2924/1207 , H01L2924/1427 , H01L2924/1432 , H01L2924/1436 , H01L2924/15153 , H01L2924/15311 , H01L2924/15321 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19105 , H05K1/0204 , H05K1/141 , H05K1/144 , H05K1/181 , H05K2201/09036 , H05K2201/10416 , H05K2201/10734 , H01L2924/014
Abstract: A semiconductor package includes a processor die (e.g., an SoC) and one or more memory die (e.g., DRAM) coupled to a ball grid array (BGA) substrate. The processor die and the memory die are coupled to opposite sides of the BGA substrate using terminals (e.g., solder balls). The package may be coupled to a printed circuit board (PCB) using one or more terminals positioned around the perimeter of the processor die. The PCB may include a recess with at least part of the processor die being positioned in the recess. Positioning at least part of the processor die in the recess reduces the overall height of the semiconductor package assembly. A voltage regulator may also be coupled to the BGA substrate on the same side as the processor die with at least part of the voltage regulator being positioned in the recess a few millimeters from the processor die.
Abstract translation: 半导体封装包括耦合到球栅阵列(BGA)衬底的处理器管芯(例如,SoC)和一个或多个存储器管芯(例如,DRAM)。 使用端子(例如,焊球)将处理器管芯和存储器管芯耦合到BGA衬底的相对侧。 可以使用位于处理器管芯的周边周围的一个或多个端子将封装耦合到印刷电路板(PCB)。 PCB可以包括凹部,其中处理器管芯的至少一部分位于凹部中。 将处理器管芯的至少一部分定位在凹部中减小了半导体封装组件的整体高度。 电压调节器还可以与处理器管芯相同侧的BGA衬底耦合,其中至少一部分电压调节器位于距离处理器管芯几毫米的凹槽中。
-
公开(公告)号:US09331058B2
公开(公告)日:2016-05-03
申请号:US14097491
申请日:2013-12-05
Applicant: Apple Inc.
Inventor: John Bruno , Jun Zhai , Timothy J. Millet
CPC classification number: H01L25/18 , H01L23/13 , H01L23/367 , H01L23/3675 , H01L23/5385 , H01L23/5386 , H01L23/5389 , H01L25/0652 , H01L25/105 , H01L25/16 , H01L2224/13124 , H01L2224/134 , H01L2224/13411 , H01L2224/16225 , H01L2224/73204 , H01L2224/73253 , H01L2225/06517 , H01L2225/06572 , H01L2225/06589 , H01L2225/1023 , H01L2225/1058 , H01L2225/1094 , H01L2924/1205 , H01L2924/1206 , H01L2924/1207 , H01L2924/1427 , H01L2924/1432 , H01L2924/1436 , H01L2924/15153 , H01L2924/15311 , H01L2924/15321 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19105 , H05K1/0204 , H05K1/141 , H05K1/144 , H05K1/181 , H05K2201/09036 , H05K2201/10416 , H05K2201/10734 , H01L2924/014
Abstract: A semiconductor package includes a processor die (e.g., an SoC) and one or more memory die (e.g., DRAM) coupled to a ball grid array (BGA) substrate. The processor die and the memory die are coupled to opposite sides of the BGA substrate using terminals (e.g., solder balls). The package may be coupled to a printed circuit board (PCB) using one or more terminals positioned around the perimeter of the processor die. The PCB may include a recess with at least part of the processor die being positioned in the recess. Positioning at least part of the processor die in the recess reduces the overall height of the semiconductor package assembly. A voltage regulator may also be coupled to the BGA substrate on the same side as the processor die with at least part of the voltage regulator being positioned in the recess a few millimeters from the processor die.
Abstract translation: 半导体封装包括耦合到球栅阵列(BGA)衬底的处理器管芯(例如,SoC)和一个或多个存储器管芯(例如,DRAM)。 使用端子(例如,焊球)将处理器管芯和存储器管芯耦合到BGA衬底的相对侧。 可以使用位于处理器管芯的周边周围的一个或多个端子将封装耦合到印刷电路板(PCB)。 PCB可以包括凹部,其中处理器管芯的至少一部分位于凹部中。 将处理器管芯的至少一部分定位在凹部中减小了半导体封装组件的整体高度。 电压调节器还可以与处理器管芯相同侧的BGA衬底耦合,其中至少一部分电压调节器位于距离处理器管芯几毫米的凹槽中。
-
公开(公告)号:US20170141095A1
公开(公告)日:2017-05-18
申请号:US15420594
申请日:2017-01-31
Applicant: Apple Inc.
Inventor: John Bruno , Jun Zhai , Timothy J. Millet
IPC: H01L25/18 , H01L23/367 , H01L23/13 , H01L23/538
CPC classification number: H01L25/18 , H01L23/13 , H01L23/367 , H01L23/3675 , H01L23/5385 , H01L23/5386 , H01L23/5389 , H01L25/0652 , H01L25/105 , H01L25/16 , H01L2224/13124 , H01L2224/134 , H01L2224/13411 , H01L2224/16225 , H01L2224/73204 , H01L2224/73253 , H01L2225/06517 , H01L2225/06572 , H01L2225/06589 , H01L2225/1023 , H01L2225/1058 , H01L2225/1094 , H01L2924/1205 , H01L2924/1206 , H01L2924/1207 , H01L2924/1427 , H01L2924/1432 , H01L2924/1436 , H01L2924/15153 , H01L2924/15311 , H01L2924/15321 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19105 , H05K1/0204 , H05K1/141 , H05K1/144 , H05K1/181 , H05K2201/09036 , H05K2201/10416 , H05K2201/10734 , H01L2924/014
Abstract: A semiconductor package includes a processor die (e.g., an SoC) and one or more memory die (e.g., DRAM) coupled to a ball grid array (BGA) substrate. The processor die and the memory die are coupled to opposite sides of the BGA substrate using terminals (e.g., solder balls). The package may be coupled to a printed circuit board (PCB) using one or more terminals positioned around the perimeter of the processor die. The PCB may include a recess with at least part of the processor die being positioned in the recess. Positioning at least part of the processor die in the recess reduces the overall height of the semiconductor package assembly. A voltage regulator may also be coupled to the BGA substrate on the same side as the processor die with at least part of the voltage regulator being positioned in the recess a few millimeters from the processor die.
-
公开(公告)号:US09595514B2
公开(公告)日:2017-03-14
申请号:US15087200
申请日:2016-03-31
Applicant: Apple Inc.
Inventor: John Bruno , Jun Zhai , Timothy J. Millet
IPC: H01L25/18 , H01L23/13 , H05K1/02 , H05K1/14 , H01L25/16 , H01L23/367 , H01L23/538 , H05K1/18
CPC classification number: H01L25/18 , H01L23/13 , H01L23/367 , H01L23/3675 , H01L23/5385 , H01L23/5386 , H01L23/5389 , H01L25/0652 , H01L25/105 , H01L25/16 , H01L2224/13124 , H01L2224/134 , H01L2224/13411 , H01L2224/16225 , H01L2224/73204 , H01L2224/73253 , H01L2225/06517 , H01L2225/06572 , H01L2225/06589 , H01L2225/1023 , H01L2225/1058 , H01L2225/1094 , H01L2924/1205 , H01L2924/1206 , H01L2924/1207 , H01L2924/1427 , H01L2924/1432 , H01L2924/1436 , H01L2924/15153 , H01L2924/15311 , H01L2924/15321 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19105 , H05K1/0204 , H05K1/141 , H05K1/144 , H05K1/181 , H05K2201/09036 , H05K2201/10416 , H05K2201/10734 , H01L2924/014
Abstract: A semiconductor package includes a processor die (e.g., an SoC) and one or more memory die (e.g., DRAM) coupled to a ball grid array (BGA) substrate. The processor die and the memory die are coupled to opposite sides of the BGA substrate using terminals (e.g., solder balls). The package may be coupled to a printed circuit board (PCB) using one or more terminals positioned around the perimeter of the processor die. The PCB may include a recess with at least part of the processor die being positioned in the recess. Positioning at least part of the processor die in the recess reduces the overall height of the semiconductor package assembly. A voltage regulator may also be coupled to the BGA substrate on the same side as the processor die with at least part of the voltage regulator being positioned in the recess a few millimeters from the processor die.
Abstract translation: 半导体封装包括耦合到球栅阵列(BGA)衬底的处理器管芯(例如,SoC)和一个或多个存储器管芯(例如,DRAM)。 使用端子(例如,焊球)将处理器管芯和存储器管芯耦合到BGA衬底的相对侧。 可以使用位于处理器管芯的周边周围的一个或多个端子将封装耦合到印刷电路板(PCB)。 PCB可以包括凹部,其中处理器管芯的至少一部分位于凹部中。 将处理器管芯的至少一部分定位在凹部中减小了半导体封装组件的整体高度。 电压调节器还可以与处理器管芯相同侧的BGA衬底耦合,其中至少一部分电压调节器位于距离处理器管芯几毫米的凹槽中。
-
公开(公告)号:US20150160701A1
公开(公告)日:2015-06-11
申请号:US14097491
申请日:2013-12-05
Applicant: Apple Inc.
Inventor: John Bruno , Jun Zhai , Timothy J. Millet
IPC: G06F1/18
CPC classification number: H01L25/18 , H01L23/13 , H01L23/367 , H01L23/3675 , H01L23/5385 , H01L23/5386 , H01L23/5389 , H01L25/0652 , H01L25/105 , H01L25/16 , H01L2224/13124 , H01L2224/134 , H01L2224/13411 , H01L2224/16225 , H01L2224/73204 , H01L2224/73253 , H01L2225/06517 , H01L2225/06572 , H01L2225/06589 , H01L2225/1023 , H01L2225/1058 , H01L2225/1094 , H01L2924/1205 , H01L2924/1206 , H01L2924/1207 , H01L2924/1427 , H01L2924/1432 , H01L2924/1436 , H01L2924/15153 , H01L2924/15311 , H01L2924/15321 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19105 , H05K1/0204 , H05K1/141 , H05K1/144 , H05K1/181 , H05K2201/09036 , H05K2201/10416 , H05K2201/10734 , H01L2924/014
Abstract: A semiconductor package includes a processor die (e.g., an SoC) and one or more memory die (e.g., DRAM) coupled to a ball grid array (BGA) substrate. The processor die and the memory die are coupled to opposite sides of the BGA substrate using terminals (e.g., solder balls). The package may be coupled to a printed circuit board (PCB) using one or more terminals positioned around the perimeter of the processor die. The PCB may include a recess with at least part of the processor die being positioned in the recess. Positioning at least part of the processor die in the recess reduces the overall height of the semiconductor package assembly. A voltage regulator may also be coupled to the BGA substrate on the same side as the processor die with at least part of the voltage regulator being positioned in the recess a few millimeters from the processor die.
Abstract translation: 半导体封装包括耦合到球栅阵列(BGA)衬底的处理器管芯(例如,SoC)和一个或多个存储器管芯(例如,DRAM)。 使用端子(例如,焊球)将处理器管芯和存储器管芯耦合到BGA衬底的相对侧。 可以使用位于处理器管芯的周边周围的一个或多个端子将封装耦合到印刷电路板(PCB)。 PCB可以包括凹部,其中处理器管芯的至少一部分位于凹部中。 将处理器管芯的至少一部分定位在凹部中减小了半导体封装组件的整体高度。 电压调节器还可以与处理器管芯相同侧的BGA衬底耦合,其中至少一部分电压调节器位于距离处理器管芯几毫米的凹槽中。
-
公开(公告)号:US10290620B2
公开(公告)日:2019-05-14
申请号:US15420594
申请日:2017-01-31
Applicant: Apple Inc.
Inventor: John Bruno , Jun Zhai , Timothy J. Millet
IPC: H01L25/18 , H01L25/16 , H01L23/13 , H01L23/367 , H05K1/02 , H05K1/14 , H01L23/538 , H01L25/065 , H01L25/10 , H05K1/18
Abstract: A semiconductor package includes a processor die (e.g., an SoC) and one or more memory die (e.g., DRAM) coupled to a ball grid array (BGA) substrate. The processor die and the memory die are coupled to opposite sides of the BGA substrate using terminals (e.g., solder balls). The package may be coupled to a printed circuit board (PCB) using one or more terminals positioned around the perimeter of the processor die. The PCB may include a recess with at least part of the processor die being positioned in the recess. Positioning at least part of the processor die in the recess reduces the overall height of the semiconductor package assembly. A voltage regulator may also be coupled to the BGA substrate on the same side as the processor die with at least part of the voltage regulator being positioned in the recess a few millimeters from the processor die.
-
-
-
-
-