Dynamic voltage margin recovery
    1.
    发明授权

    公开(公告)号:US11740676B2

    公开(公告)日:2023-08-29

    申请号:US17821394

    申请日:2022-08-22

    Applicant: Apple Inc.

    Abstract: An integrated circuit may include multiple instances of a component (e.g. a processor) and a control circuit. The instances may be configured to operate in various modes. Some of the modes are incapable of presenting a worst-case load on the power supply. The control circuit may be configured to monitor the instances and detect the modes in which the instances are operating. Based on the monitoring, the control circuit may request to recover a portion of the voltage margin established for worst-case conditions in the instances. If the instances are to change modes, they may be configured to request mode change from the control circuit. If the mode change causes an increase in the current supply voltage magnitude (e.g., to restore some of the recovered voltage margin), the control circuit may cause the restore and permit it to complete prior to granting the mode change.

    Dynamic voltage margin recovery
    2.
    发明授权

    公开(公告)号:US11422606B2

    公开(公告)日:2022-08-23

    申请号:US17177521

    申请日:2021-02-17

    Applicant: Apple Inc.

    Abstract: An integrated circuit includes multiple instances of a component (e.g. a processor) and a control circuit. The instances may be configured to operate in various modes. Some of the modes are incapable of presenting a worst-case load on the power supply. The control circuit may be configured to monitor the instances and detect the modes in which the instances are operating. Based on the monitoring, the control circuit may request to recover a portion of the voltage margin established for worst-case conditions in the instances. If the instances are to change modes, they may be configured to request mode change from the control circuit. If the mode change causes an increase in the current supply voltage magnitude (e.g. to restore some of the recovered voltage margin), the control circuit may cause the restore and permit it to complete prior to granting the mode change.

    Dynamic voltage margin recovery
    5.
    发明授权

    公开(公告)号:US09606605B2

    公开(公告)日:2017-03-28

    申请号:US14200216

    申请日:2014-03-07

    Applicant: Apple Inc.

    Abstract: In an embodiment, an integrated circuit includes multiple instances of a component (e.g. a processor) and a control circuit. The instances may be configured to operate in various modes. Some of the modes are incapable of presenting a worst-case load on the power supply. The control circuit may be configured to monitor the instances and detect the modes in which the instances are operating. Based on the monitoring, the control circuit may request to recover a portion of the voltage margin established for worst-case conditions in the instances. If the instances are to change modes, they may be configured to request mode change from the control circuit. If the mode change causes an increase in the current supply voltage magnitude (e.g. to restore some of the recovered voltage margin), the control circuit may cause the restore and permit it to complete prior to granting the mode change.

    Dynamic Voltage Margin Recovery
    6.
    发明申请

    公开(公告)号:US20250093936A1

    公开(公告)日:2025-03-20

    申请号:US18970560

    申请日:2024-12-05

    Applicant: Apple Inc.

    Abstract: A system include multiple components configured to operate in different modes with different power supply loads. Control circuitry may determine a first voltage margin to be included in a power supply voltage magnitude requested for the components based on current operating modes of the multiple components and detect that a first component of the multiple components has changed its operating mode. In response to the detection, the control circuitry may modify at least one parameter of the following parameters to recover a portion of the first voltage margin: a power supply voltage magnitude and an operating frequency of at least a portion of the system. A magnitude of the modification may be based on an estimated difference between a first amount of dynamic power supply voltage loss before the change in operating mode and a second amount of dynamic power supply voltage loss after the change in operating mode.

    Dynamic voltage margin recovery
    7.
    发明授权

    公开(公告)号:US10955893B2

    公开(公告)日:2021-03-23

    申请号:US16159821

    申请日:2018-10-15

    Applicant: Apple Inc.

    Abstract: In an embodiment, an integrated circuit includes multiple instances of a component (e.g. a processor) and a control circuit. The instances may be configured to operate in various modes. Some of the modes are incapable of presenting a worst-case load on the power supply. The control circuit may be configured to monitor the instances and detect the modes in which the instances are operating. Based on the monitoring, the control circuit may request to recover a portion of the voltage margin established for worst-case conditions in the instances. If the instances are to change modes, they may be configured to request mode change from the control circuit. If the mode change causes an increase in the current supply voltage magnitude (e.g. to restore some of the recovered voltage margin), the control circuit may cause the restore and permit it to complete prior to granting the mode change.

    Dynamic Voltage and Frequency Management based on Active Processors
    9.
    发明申请
    Dynamic Voltage and Frequency Management based on Active Processors 有权
    基于主动处理器的动态电压和频率管理

    公开(公告)号:US20140380071A1

    公开(公告)日:2014-12-25

    申请号:US13924164

    申请日:2013-06-21

    Applicant: Apple Inc.

    Abstract: In an embodiment, a system may include multiple processors and an automatic power state controller (APSC) configured to switch the processors between various operating points. The operating points may be described by data programmed into the APSC, and the APSC may include a register that is programmable with a target operating point request identifying a target operating point for the processors from among the described operating points. The data describing the operating points may also include an indication of whether or not the number of processors that may be concurrently active at the operating point is limited. Based on the indication and the number of active processors, the APSC may override the requested operating point with a reduced operating point. In some embodiments, a digital power estimator (DPE) may monitor operation of the processors and may throttle the processors when high power consumption is detected.

    Abstract translation: 在一个实施例中,系统可以包括多个处理器和配置成在各个操作点之间切换处理器的自动功率状态控制器(APSC)。 操作点可以由编程到APSC中的数据描述,并且APSC可以包括可编程的寄存器,其具有从所描述的操作点中识别处理器的目标操作点的目标操作点请求。 描述操作点的数据还可以包括在操作点处可能同时活动的处理器的数量是否受限制的指示。 基于指示和有效处理器的数量,APSC可以以减小的操作点覆盖所请求的操作点。 在一些实施例中,数字功率估计器(DPE)可以监视处理器的操作,并且可以在检测到高功耗时调节处理器。

    Integrated Circuit With Separate Supply Voltage For Memory That Is Different From Logic Circuit Supply Voltage
    10.
    发明申请
    Integrated Circuit With Separate Supply Voltage For Memory That Is Different From Logic Circuit Supply Voltage 审中-公开
    具有与逻辑电路电源电压不同的存储器的独立电源电压的集成电路

    公开(公告)号:US20140362639A1

    公开(公告)日:2014-12-11

    申请号:US14467633

    申请日:2014-08-25

    Applicant: Apple Inc.

    Abstract: In one embodiment, an integrated circuit includes at least one logic circuit supplied by a first supply voltage and at least one memory circuit coupled to the logic circuit and supplied by a second supply voltage. The memory circuit is configured to be read and written responsive to the logic circuit even if the first supply voltage is less than the second supply voltage during use. In another embodiment, a method includes a logic circuit reading a memory cell, the logic circuit supplied by a first supply voltage; and the memory cell responding to the read using signals that are referenced to the first supply voltage, wherein the memory cell is supplied with a second supply voltage that is greater than the first supply voltage during use.

    Abstract translation: 在一个实施例中,集成电路包括由第一电源电压提供的至少一个逻辑电路和耦合到逻辑电路并由第二电源电压提供的至少一个存储器电路。 即使在使用期间第一电源电压小于第二电源电压,存储器电路被配置为响应于逻辑电路被读取和写入。 在另一个实施例中,一种方法包括:读取存储单元的逻辑电路,由第一电源电压提供的逻辑电路; 并且所述存储单元响应于所读取的使用参考于所述第一电源电压的信号,其中所述存储单元被提供在使用期间大于所述第一电源电压的第二电源电压。

Patent Agency Ranking