-
公开(公告)号:US20200312389A1
公开(公告)日:2020-10-01
申请号:US16370579
申请日:2019-03-29
Applicant: Advanced Micro Devices, Inc.
Inventor: Srinivas R. Sathu , John Wuu , Russell Schreiber , Martin Piorkowski
IPC: G11C7/22 , G11C11/419
Abstract: A timing circuit includes an input for receiving the control signal from a logic circuit operating with a first supply voltage and an output for supplying a control signal to a circuit operating with a second supply voltage different from the first supply voltage. The timing circuit also includes a plurality of delay elements connected in series between the input and output and supplied with the first supply voltage, and one or more NFET footer transistors that couple respective delay elements to a negative supply rail, the NFET footer transistors having the second supply voltage applied to their gates. A memory apparatus employing such a circuit is provided.
-
公开(公告)号:US20210407617A1
公开(公告)日:2021-12-30
申请号:US17027983
申请日:2020-09-22
Applicant: Advanced Micro Devices, Inc.
Inventor: Russell Schreiber , Keith A. Kasprak , Vance Threatt , James A. Wingfield , William A. Halliday , Srinivas R. Sathu , Arijit Banerjee
IPC: G11C29/44 , G11C29/12 , G11C7/12 , G06F12/0811
Abstract: An integrated circuit includes a memory core and a built-in self-test (BIST) controller. The memory core has an array of memory cells located at intersections of a plurality of word lines and a plurality of bit line pairs. The BIST controller is coupled to the memory core and has a mission mode and a built-in self-test mode. When in the mission mode, the BIST controller performs read and write accesses using precharge on demand. When in the built-in self-test mode, the BIST controller performs a floating bit line test by draining a voltage on true and complement bit lines of a selected bit line pair and subsequently precharging the true and complement bit lines of the selected bit line pair, before reading or writing data using the true and complement bit lines of the selected bit line pair.
-
公开(公告)号:US11264115B2
公开(公告)日:2022-03-01
申请号:US17027983
申请日:2020-09-22
Applicant: Advanced Micro Devices, Inc.
Inventor: Russell Schreiber , Keith A. Kasprak , Vance Threatt , James A. Wingfield , William A. Halliday , Srinivas R. Sathu , Arijit Banerjee
IPC: G11C29/44 , G11C29/12 , G11C7/12 , G06F12/0811
Abstract: An integrated circuit includes a memory core and a built-in self-test (BIST) controller. The memory core has an array of memory cells located at intersections of a plurality of word lines and a plurality of bit line pairs. The BIST controller is coupled to the memory core and has a mission mode and a built-in self-test mode. When in the mission mode, the BIST controller performs read and write accesses using precharge on demand. When in the built-in self-test mode, the BIST controller performs a floating bit line test by draining a voltage on true and complement bit lines of a selected bit line pair and subsequently precharging the true and complement bit lines of the selected bit line pair, before reading or writing data using the true and complement bit lines of the selected bit line pair.
-
-