Chip including memory element storing higher level memory data on a page by page basis
    2.
    发明授权
    Chip including memory element storing higher level memory data on a page by page basis 有权
    芯片包括逐页存储高级存储器数据的存储元件

    公开(公告)号:US09436631B2

    公开(公告)日:2016-09-06

    申请号:US14231358

    申请日:2014-03-31

    发明人: Martin Vorbach

    摘要: A bus system for transferring data between parts of a multiprocessor system. The bus system is divided into a plurality of segments. Each segment is controlled by a table providing routing information. The bus system establishes communication between a sender and a receiver according to data where the data includes an identifier that identifying the source of the data transfer and/or the target of the data transfer.

    摘要翻译: 一种用于在多处理器系统的部件之间传送数据的总线系统。 总线系统被分成多个段。 每个段由提供路由信息的表控制。 总线系统根据数据建立发送方和接收方之间的通信,其中数据包括识别数据传输源和/或数据传输目标的标识符。

    Multiprocessor having associated RAM units
    6.
    发明授权
    Multiprocessor having associated RAM units 有权
    具有相关RAM单元的多处理器

    公开(公告)号:US09092595B2

    公开(公告)日:2015-07-28

    申请号:US14543306

    申请日:2014-11-17

    发明人: Martin Vorbach

    IPC分类号: H01L27/10 G06F15/80

    摘要: A multiprocessor has a plurality of arithmetic units, each having two input registers and one output register, and a plurality of RAM units each having RAM memory and a pointer associated with the RAM memory such as a program pointer, an address pointer, a stack pointer or a subroutine claim pointer.

    摘要翻译: 多处理器具有多个运算单元,每个具有两个输入寄存器和一个输出寄存器,以及多个RAM单元,每个RAM单元具有RAM存储器和与RAM存储器相关联的指针,诸如程序指针,地址指针,堆栈指针 或子程序索引指针。

    Method of self-synchronization of configurable elements of a programmable module
    9.
    再颁专利
    Method of self-synchronization of configurable elements of a programmable module 有权
    可编程模块的可配置元件的自同步方法

    公开(公告)号:USRE45223E1

    公开(公告)日:2014-10-28

    申请号:US12909150

    申请日:2010-10-21

    IPC分类号: G06F15/16

    CPC分类号: G06F15/7867

    摘要: A method of synchronizing and reconfiguring configurable elements in a programmable unit is provided. A unit has a two- or multi-dimensional, programmable cell architecture (e.g., DFP, DPGA, etc.), and any configurable element can have access to a configuration register and a status register of the other configurable elements via an interconnection architecture and can thus have an active influence on their function and operation. By making synchronization the responsibility of each element, more synchronization tasks can be performed at the same time because independent elements no longer interfere with each other in accessing a central synchronization instance.

    摘要翻译: 提供了一种在可编程单元中同步和重新配置可配置元件的方法。 单元具有二维或多维可编程单元架构(例如,DFP,DPGA等),并且任何可配置元件可以通过互连架构访问其他可配置元件的配置寄存器和状态寄存器,并且 因此可以对其功能和操作产生积极的影响。 通过使每个元素的责任同步,可以同时执行更多的同步任务,因为独立元素在访问中央同步实例时不再彼此干扰。