-
公开(公告)号:US20250044945A1
公开(公告)日:2025-02-06
申请号:US18365700
申请日:2023-08-04
Applicant: QUALCOMM Incorporated
Inventor: Pratibind Kumar JHA , Manish GARG , Prakhar SRIVASTAVA , Santhosh Reddy AKAVARAM , Hung VUONG , Abhishek GHOSH , Shubham KANWAL
IPC: G06F3/06 , G06F12/0802 , G06F12/1009
Abstract: A host device includes system memory that includes a logical-to-physical (L2P) cache and a second cache. The host device also includes a host controller interface (HCI) configured to be coupled to a flash memory device. The HCI is configured to determine that a particular region of a L2P address mapping table is to be removed from the L2P cache. The L2P address mapping table is configured to include mappings between logical memory addresses and physical memory addresses of the flash memory device. The HCI is also configured to identify a particular sub-region of the particular region having an access metric that satisfies a retention criterion. The HCI is further configured to store the particular sub-region into the second cache. The HCI is also configured to remove the particular region from the L2P cache.
-
公开(公告)号:US20240354141A1
公开(公告)日:2024-10-24
申请号:US18303101
申请日:2023-04-19
Applicant: QUALCOMM INCORPORATED
CPC classification number: G06F9/45558 , G06F13/4221 , G06F2009/45579 , G06F2009/45595
Abstract: A multi-lane data communication link, such as a PCIe link, may be configured as virtual links. Each virtual link may correspond to a unique subset of the lanes. Data packets provided by multiple virtual machines and associated virtual functions may be buffered in transmit queues. Each transmit queue may correspond to a unique one of the virtual links. The data may be provided from each of the transmit queues to data transmitting circuitry coupled to active lanes.
-