Abstract:
A mother substrate includes a display substrate cell defined by a scribe line, the display substrate cell including a plurality of gate lines, a gate circuit part driving the gate lines, and a gate pad part connected to the gate circuit part, a gate test pad part in a peripheral area surrounding the display substrate cell, the gate test pad part being configured to receive a gate test signal, a gate test line part connecting the gate test pad part and the gate pad part, and a switching part connected to the gate test line part and configured to control turning on and turning off of the gate test line part.
Abstract:
A display device includes: a display panel divided into a first area and a second area; a first scan driver to provide a scan signal to a pixel in the first area through a first scan line coupled to the pixel in the first area; a second scan driver to provide the scan signal to a pixel in the second area through a second scan line coupled to the pixel in the second area; a first scan switching transistor and a second scan switching transistor to couple the first scan line to the second scan line based on the scan signal, the first scan switching transistor and the second scan switching transistor being arranged between the first area and the second area; a data driver to provide data signals; and a timing controller to control the first and second scan drivers and the data driver.
Abstract:
A display apparatus includes gate lines configured to receive gate signals, data lines arranged to cross the gate lines and configured to receive data voltages, and pixels grouped into first pixel groups and second pixel groups and connected to the gate lines and the data lines. The gate signals are configured to be applied to the gate lines in a predetermined order while skipping at least one gate line without being sequentially and consecutively applied to two gate lines adjacent to each other among the gate lines.
Abstract:
A display device includes: a display panel including a display area having a pixel and a non-display area disposed adjacent to the display area; a sensor including a sensing electrode overlapping the display area; a first pad electrically connected to the display panel; and a second pad electrically connected to the sensor, wherein the first pad and the second pad are disposed in the non-display area and are spaced apart from each other with the display area interposed therebetween.
Abstract:
A display device includes: a first substrate including a touch region for sensing a touch and a peripheral area surrounding the touch region; a second substrate facing the first substrate; thin film transistors positioned on the first substrate; pixel electrodes connected to the thin film transistors; common electrodes arranged to transmit a common voltage; sensing wires connected to the common electrodes and arranged to transmit a detection signal for sensing a touch; and a transparent electrode layer positioned on a first surface of the second substrate, the transparent electrode layer having a portion overlapping the peripheral area, and having at least one opening positioned over the touch region.
Abstract:
A display device includes a display area including a gate line and a data line and a gate driver connected to an end of the gate line, the gate driver including at least one stages integrated on a substrate configured to output a gate voltage, in which the stage includes an inverter unit and an output unit, in which the output unit includes a first transistor and a first capacitor. The first transistor includes an input terminal applied with a clock signal, a control terminal connected to the node Q, and an output terminal connected to a gate voltage output terminal through which the gate voltage is output. An inverter voltage output from the inverter is lower than the low voltage of the gate voltage output by the output unit.
Abstract:
A display apparatus includes gate lines configured to receive gate signals, data lines arranged to cross the gate lines and configured to receive data voltages, and pixels grouped into first pixel groups and second pixel groups and connected to the gate lines and the data lines. The gate signals are configured to be applied to the gate lines in a predetermined order while skipping at least one gate line without being sequentially and consecutively applied to two gate lines adjacent to each other among the gate lines.
Abstract:
According to an embodiment, a display device includes a display panel including a plurality of pixels respectively connected to a plurality of gate lines and a plurality of data lines, a gate driver driving the plurality of gate lines, a data driver configured to output a plurality of data output signals to the plurality of data lines in response to a data signal, a demultiplexer circuit configured to provide the plurality of data output signals to the plurality of data lines in response to a first selection signal and a second selection signal; and a timing controller configured to provide the data signal to the data driver, outputting the first selection signal and the second selection signal, and controlling the gate driver.
Abstract:
A display device includes a display area including a gate line and a data line and a gate driver connected to an end of the gate line, the gate driver including at least one stages integrated on a substrate configured to output a gate voltage, in which the stage includes an inverter unit and an output unit, in which the output unit includes a first transistor and a first capacitor. The first transistor includes an input terminal applied with a clock signal, a control terminal connected to the node Q, and an output terminal connected to a gate voltage output terminal through which the gate voltage is output. An inverter voltage output from the inverter is lower than the low voltage of the gate voltage output by the output unit.
Abstract:
A gate driver, including multiple stages of gate driving circuits, wherein each stage of the gate driving circuits includes an input part configured to generate a Q node signal in response to a carry signal of one of previous stages and a clock signal, the Q node signal being applied to Q node, an output part configured to output a gate output signal to a gate output terminal in response to the Q node signal, and a charge sharing part connected to the gate output terminal of a present stage and a gate output terminal of one of next stages, the charge sharing part configured to operate charge-sharing between the gate output signal of the present stage and a gate output signal of one of the next stages in response to a select signal.