SEMICONDUCTOR DEVICE HAVING SUPPORTERS AND METHOD OF MANUFACTURING THE SAME
    1.
    发明申请
    SEMICONDUCTOR DEVICE HAVING SUPPORTERS AND METHOD OF MANUFACTURING THE SAME 审中-公开
    具有支持者的半导体器件及其制造方法

    公开(公告)号:US20170077102A1

    公开(公告)日:2017-03-16

    申请号:US15083819

    申请日:2016-03-29

    Abstract: A semiconductor device includes storage electrodes on a substrate and one or more supporters configured to couple one or more portions of the storage electrodes. The semiconductor device may include multiple non-intersecting supporters extending in parallel to a surface of the substrate. At least one supporter may have an upper surface that is substantially coplanar with upper surfaces of the storage electrodes. The storage electrodes may include a capacitor dielectric layer that conformally covers one or more surfaces of the storage electrodes and one or more supporters. A storage electrode may include upper and lower storage electrodes coupled together. The upper and lower storage electrodes may have different horizontal widths.

    Abstract translation: 半导体器件包括衬底上的存储电极和被配置为耦合存储电极的一个或多个部分的一个或多个支撑器。 半导体器件可以包括平行于衬底的表面延伸的多个不相交的支撑体。 至少一个支撑件可以具有与存储电极的上表面基本上共面的上表面。 存储电极可以包括保形地覆盖存储电极的一个或多个表面和一个或多个支持者的电容器电介质层。 存储电极可以包括耦合在一起的上部和下部存储电极。 上下存储电极可以具有不同的水平宽度。

    METHODS OF FABRICATING SEMICONDUCTOR MEMORY DEVICES

    公开(公告)号:US20180301459A1

    公开(公告)日:2018-10-18

    申请号:US15952350

    申请日:2018-04-13

    Abstract: A method of fabricating a semiconductor memory device includes forming a bit line and a bit line capping pattern on the semiconductor substrate, forming a first spacer covering a sidewall of the bit line capping pattern and a sidewall of the bit line, forming a contact plug in contact with a sidewall of the first spacer and having a top surface that is lower than an upper end of the first spacer, removing an upper portion of the first spacer, forming a first sacrificial layer closing at least an entrance of the void, forming a second spacer covering the sidewall of the bit line capping pattern and having a bottom surface in contact with a top surface of the first spacer, and removing the first sacrificial layer. The bit line capping pattern is on the bit line. The contact plug includes a void exposed on the top surface.

    SEMICONDUCTOR DEVICES HAVING AIR SPACERS AND METHODS OF MANUFACTURING THE SAME
    4.
    发明申请
    SEMICONDUCTOR DEVICES HAVING AIR SPACERS AND METHODS OF MANUFACTURING THE SAME 有权
    具有空气间隔的半导体器件及其制造方法

    公开(公告)号:US20170062347A1

    公开(公告)日:2017-03-02

    申请号:US15095327

    申请日:2016-04-11

    Abstract: A semiconductor device includes first and second bit line structures on a substrate and spaced apart from each other, a via plug partially filling between the first and second bit line structures, a via pad in contact with an upper surface of the via plug and an upper sidewall of the first bit line structure, the via pad being spaced apart from an upper portion of the second bit line structure, a first cavity filled with air being between the via plug and the first bit line structure and a second cavity filled with air between the via plug and the second bit line structure, A gap capping spacer having a first portion on the upper sidewall of the first bit line structure and a second portion covers the first air spacer. A horizontal width of the first portion is smaller than that of the second portion.

    Abstract translation: 半导体器件包括在衬底上彼此间隔开的第一和第二位线结构,部分地填充在第一和第二位线结构之间的通孔插头,与通孔插头的上表面接触的通孔焊盘和上部 第一位线结构的侧壁,通孔焊盘与第二位线结构的上部间隔开,填充有通孔插塞和第一位线结构之间的空气的第一腔体和填充有空气的第二腔体, 所述通孔插头和所述第二位线结构。具有位于所述第一位线结构的上侧壁上的第一部分的间隙封盖间隔件以及覆盖所述第一空气间隔件的第二部分。 第一部分的水平宽度小于第二部分的水平宽度。

    METHODS FOR FABRICATING SEMICONDUCTOR DEVICES
    5.
    发明申请
    METHODS FOR FABRICATING SEMICONDUCTOR DEVICES 有权
    制造半导体器件的方法

    公开(公告)号:US20150340284A1

    公开(公告)日:2015-11-26

    申请号:US14569980

    申请日:2014-12-15

    CPC classification number: H01L27/1288 H01L21/7688 H01L27/10814 H01L27/10891

    Abstract: The present inventive concepts provide methods for fabricating semiconductor devices. The method may comprise providing a substrate, stacking a conductive layer and a lower mask layer on the substrate, forming a plurality of hardmask layers each having an island shape on the lower mask layer, forming a plurality of upper mask patterns having island shapes arranged to expose portions of the lower mask layer, etching the exposed portions of the lower mask layer to expose portions of the conductive layer, and etching the exposed portions of the conductive layer to form a plurality of contact holes each exposing a portion of the substrate.

    Abstract translation: 本发明构思提供了制造半导体器件的方法。 该方法可以包括提供衬底,在衬底上堆叠导电层和下掩模层,在下掩模层上形成各自具有岛状的多个硬掩模层,形成具有岛形的多个上掩模图案,其布置成 暴露下掩模层的部分,蚀刻下掩模层的暴露部分以暴露导电层的部分,并且蚀刻导电层的暴露部分以形成多个接触孔,每个接触孔暴露衬底的一部分。

Patent Agency Ranking