-
公开(公告)号:US20190012143A1
公开(公告)日:2019-01-10
申请号:US16114958
申请日:2018-08-28
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni , Samuele Raffaelli
IPC: G06F7/544
CPC classification number: G06F7/5443
Abstract: A circuit includes a multiplier, an adder, a first result register and a second result register coupled to outputs of the multiplier and the adder, respectively. The circuit further includes: a first selection unit configured to selectively provide, to the multiplier and in response to a first control signal, a first value from a first plurality of values; and a second selection unit configured to selectively provide, to the multiplier and in response to a second control signal, a second value from a second plurality of values. The circuit also includes: a third selection unit configured to selectively provide, to the adder and in response to a third control signal, a third value from a third plurality of values; and a fourth selection unit configured to selectively provide, to the adder and in response to a fourth control signal, a fourth value from a fourth plurality of values.
-
公开(公告)号:US12301240B2
公开(公告)日:2025-05-13
申请号:US18326582
申请日:2023-05-31
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni
Abstract: In an embodiment, a circuit includes cascaded delay units arranged in a chain, each delay unit having an input-to-output delay time, wherein a first delay unit in the chain is configured to receive an input signal for propagating along the delay units in the chain, logic circuitry coupled to delay units in the chain, the logic circuitry configured to generate a clock signal as a logic combination of signals input to and output from the delay units in the chain and feedback circuitry configured to supply to the first delay unit in the chain a feedback signal, the feedback circuitry including a first feedback signal path from a last delay unit in the chain to the first delay unit in the chain and a second feedback signal path from an intermediate delay unit in the chain to the first delay unit in the chain, the intermediate delay unit arranged between the first delay unit in the chain and the last delay unit in the chain.
-
公开(公告)号:US20210165043A1
公开(公告)日:2021-06-03
申请号:US17096583
申请日:2020-11-12
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni
IPC: G01R31/319
Abstract: A method can be used to test an electronic circuit. The method includes applying a test stimulus signal to the input node, collecting a sequence of N-bit digital test data at the output port. The N-bit digital test data is determined by the test stimulus signal applied to the input node. The method also includes applying N-bit to R-bit lossless compression to the N-bit digital test data to obtain R-bit compressed test data (R is less than N) and making the R-bit compressed test data available in parallel format over R output pins of the circuit.
-
公开(公告)号:US10437558B2
公开(公告)日:2019-10-08
申请号:US16114958
申请日:2018-08-28
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni , Samuele Raffaelli
Abstract: A circuit includes a multiplier, an adder, a first result register and a second result register coupled to outputs of the multiplier and the adder, respectively. The circuit further includes: a first selection unit configured to selectively provide, to the multiplier and in response to a first control signal, a first value from a first plurality of values; and a second selection unit configured to selectively provide, to the multiplier and in response to a second control signal, a second value from a second plurality of values. The circuit also includes: a third selection unit configured to selectively provide, to the adder and in response to a third control signal, a third value from a third plurality of values; and a fourth selection unit configured to selectively provide, to the adder and in response to a fourth control signal, a fourth value from a fourth plurality of values.
-
公开(公告)号:US12155390B2
公开(公告)日:2024-11-26
申请号:US18047106
申请日:2022-10-17
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni
Abstract: A clock recovery circuit comprises an input node receiving a data signal having a data rate, and a digital oscillator producing a local clock signal with a frequency higher than the data rate. A counter clocked by the local clock signal has its count value sampled and reset at the rising and falling edges of the data signal, and a storage block coupled to the counter stores a count value that is updated in response to the current sampled count value of the counter lying in an update range between lower and upper bounds. A threshold value set is produced as a function of the updated count value stored in the storage block. Sampling circuitry receives and samples the data signal, and provides a sampled version of the data signal in response to the count value of the counter reaching any of the threshold values.
-
公开(公告)号:US10089078B2
公开(公告)日:2018-10-02
申请号:US15275037
申请日:2016-09-23
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni , Samuele Raffaelli
Abstract: A circuit includes a multiplier, an adder, a first result register and a second result register coupled to outputs of the multiplier and the adder, respectively. The circuit further includes: a first selection unit configured to selectively provide, to the multiplier and in response to a first control signal, a first value from a first plurality of values; and a second selection unit configured to selectively provide, to the multiplier and in response to a second control signal, a second value from a second plurality of values. The circuit also includes: a third selection unit configured to selectively provide, to the adder and in response to a third control signal, a third value from a third plurality of values; and a fourth selection unit configured to selectively provide, to the adder and in response to a fourth control signal, a fourth value from a fourth plurality of values.
-
公开(公告)号:US20230412160A1
公开(公告)日:2023-12-21
申请号:US18326582
申请日:2023-05-31
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni
CPC classification number: H03K5/14 , H03K19/20 , H03L7/0812 , H03K2005/0015
Abstract: In an embodiment, a circuit includes cascaded delay units arranged in a chain, each delay unit having an input-to-output delay time, wherein a first delay unit in the chain is configured to receive an input signal for propagating along the delay units in the chain, logic circuitry coupled to delay units in the chain, the logic circuitry configured to generate a clock signal as a logic combination of signals input to and output from the delay units in the chain and feedback circuitry configured to supply to the first delay unit in the chain a feedback signal, the feedback circuitry including a first feedback signal path from a last delay unit in the chain to the first delay unit in the chain and a second feedback signal path from an intermediate delay unit in the chain to the first delay unit in the chain, the intermediate delay unit arranged between the first delay unit in the chain and the last delay unit in the chain.
-
公开(公告)号:US11762019B2
公开(公告)日:2023-09-19
申请号:US17963794
申请日:2022-10-11
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni
IPC: G01R31/319 , H03M1/10 , H03M1/12
CPC classification number: G01R31/31921 , G01R31/31922 , H03M1/109 , H03M1/1095 , H03M1/12
Abstract: A method can be used to test an electronic circuit. The method includes applying a test stimulus signal to the input node, collecting a sequence of N-bit digital test data at the output port. The N-bit digital test data is determined by the test stimulus signal applied to the input node. The method also includes applying N-bit to R-bit lossless compression to the N-bit digital test data to obtain R-bit compressed test data (R is less than N) and making the R-bit compressed test data available in parallel format over R output pins of the circuit.
-
公开(公告)号:US20230136596A1
公开(公告)日:2023-05-04
申请号:US18047106
申请日:2022-10-17
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni
Abstract: A clock recovery circuit comprises an input node receiving a data signal having a data rate, and a digital oscillator producing a local clock signal with a frequency higher than the data rate. A counter clocked by the local clock signal has its count value sampled and reset at the rising and falling edges of the data signal, and a storage block coupled to the counter stores a count value that is updated in response to the current sampled count value of the counter lying in an update range between lower and upper bounds. A threshold value set is produced as a function of the updated count value stored in the storage block. Sampling circuitry receives and samples the data signal, and provides a sampled version of the data signal in response to the count value of the counter reaching any of the threshold values.
-
公开(公告)号:US20230031516A1
公开(公告)日:2023-02-02
申请号:US17963794
申请日:2022-10-11
Applicant: STMicroelectronics S.r.l.
Inventor: David Vincenzoni
IPC: G01R31/319 , H03M1/10
Abstract: A method can be used to test an electronic circuit. The method includes applying a test stimulus signal to the input node, collecting a sequence of N-bit digital test data at the output port. The N-bit digital test data is determined by the test stimulus signal applied to the input node. The method also includes applying N-bit to R-bit lossless compression to the N-bit digital test data to obtain R-bit compressed test data (R is less than N) and making the R-bit compressed test data available in parallel format over R output pins of the circuit.
-
-
-
-
-
-
-
-
-