-
公开(公告)号:US11307604B2
公开(公告)日:2022-04-19
申请号:US17143382
申请日:2021-01-07
Applicant: QUALCOMM Incorporated
Inventor: Kshitij Yadav , Sherif Galal
Abstract: In certain aspects, a clamp circuit includes a first current mirror having a first branch and a second branch, wherein the first current mirror is configured to mirror a current flowing through the first branch of the first current mirror to the second branch of the first current mirror. The clamp circuit also includes a second current mirror having a first branch and a second branch, wherein the second current mirror is configured to mirror a current flowing through the first branch of the second current mirror to the second branch of the second current mirror. The first branch of the first current mirror is coupled in series with the second branch of the second current mirror, and the second branch of the first current mirror is coupled in series with the first branch of the second current mirror.
-
公开(公告)号:US11536749B2
公开(公告)日:2022-12-27
申请号:US17154758
申请日:2021-01-21
Applicant: QUALCOMM Incorporated
Inventor: Ramkumar Sivakumar , Jingxue Lu , Sherif Galal , Xinwang Zhang , Kshitij Yadav
Abstract: Certain aspects of the present disclosure are generally directed to circuitry and techniques for voltage-to-current conversion. For example, certain aspects provide a circuit for signal amplification including a first amplifier; a first transistor, a gate of the first transistor being coupled to an output of the first amplifier and a drain of the first transistor being coupled to an output node of circuit; a first resistive element coupled between a first input node of the circuit and an input of the first amplifier; a second amplifier; a second transistor, a gate of the second transistor being coupled to an output of the second amplifier and a drain of the second transistor being coupled to the output node of circuit; and a second resistive element coupled between a second input node of the circuit and an input of the second amplifier.
-
公开(公告)号:US11885836B2
公开(公告)日:2024-01-30
申请号:US18146832
申请日:2022-12-27
Applicant: QUALCOMM Incorporated
Inventor: Ramkumar Sivakumar , Jingxue Lu , Sherif Galal , Xinwang Zhang , Kshitij Yadav
CPC classification number: G01R19/0023 , H03F1/0227 , H03F3/2173 , H04R3/00 , H03F2200/03 , H03F2200/462 , H03F2200/481
Abstract: Certain aspects of the present disclosure are generally directed to circuitry and techniques for voltage-to-current conversion. For example, certain aspects provide a circuit for signal amplification including a first amplifier; a first transistor, a gate of the first transistor being coupled to an output of the first amplifier and a drain of the first transistor being coupled to an output node of circuit; a first resistive element coupled between a first input node of the circuit and an input of the first amplifier; a second amplifier; a second transistor, a gate of the second transistor being coupled to an output of the second amplifier and a drain of the second transistor being coupled to the output node of circuit; and a second resistive element coupled between a second input node of the circuit and an input of the second amplifier.
-
公开(公告)号:US10194234B2
公开(公告)日:2019-01-29
申请号:US15613871
申请日:2017-06-05
Applicant: QUALCOMM Incorporated
Inventor: Jingxue Lu , Vijayakumar Dhanasekaran , Meysam Azin , Arash Mashayekhi , Kshitij Yadav
Abstract: An example apparatus includes an output jack including a ground pole and a power output pole, a power supply circuit configured to generate a power signal, a coupler circuit operably coupled to the ground pole and the power output pole of the output jack, such that the coupler circuit is configured to couple the power signal with a noise signal on the ground pole to generate a combined output signal on the power output pole.
-
公开(公告)号:US11522572B1
公开(公告)日:2022-12-06
申请号:US17323685
申请日:2021-05-18
Applicant: QUALCOMM Incorporated
Inventor: Kshitij Yadav , Vijayakumar Dhanasekaran
Abstract: An aspect includes an apparatus including a first amplifier; a first field effect transistor (FET) including a first source coupled to an output of the first amplifier, and a first drain for coupling to a first load; and a first gate drive circuit including an input coupled to the output of the first amplifier and an output coupled to a first gate of the first FET. Another aspect includes a method including amplifying a first audio signal using a first audio amplifier to generate a first voltage; generating a first gate voltage based on the first voltage; applying the first gate voltage to a first gate of a first field effect transistor (FET) coupled between the first audio amplifier and a first audio transducer; and applying the first voltage to a first source of the first FET.
-
公开(公告)号:US11348621B2
公开(公告)日:2022-05-31
申请号:US17000163
申请日:2020-08-21
Applicant: QUALCOMM Incorporated
Inventor: Kshitij Yadav , Vijayakumar Dhanasekaran , Yan Wang
Abstract: An apparatus for power supply mode switching includes a first voltage regulator to output a first voltage, a second voltage regulator to output a second voltage, a third voltage regulator to output a third voltage, an electronic load, a first switch between the first voltage regulator and the electronic load, a second switch between the second voltage regulator and the electronic load, and a third switch between the third voltage regulator and the electronic load. And, a method for power supply mode switching includes supplying power to an electronic load with a first voltage; switching to a second voltage; maintaining coupling of the electronic load with the second voltage while a voltage across the electronic load is less than a reference voltage; and switching to a third voltage when the voltage is greater than or equal to the reference voltage and the third voltage is less than the second voltage.
-
公开(公告)号:US12244138B2
公开(公告)日:2025-03-04
申请号:US18070386
申请日:2022-11-28
Applicant: QUALCOMM Incorporated
Inventor: Kshitij Yadav , Vijayakumar Dhanasekaran , Khaled Mahmoud Abdelfattah Aly , Ramkumar Sivakumar
IPC: H02H9/04
Abstract: A differential ESD circuit is provided for protecting a pair of differential terminals of an integrated circuit from electrostatic shock. A first diode couples between a first terminal in the pair of differential terminals and a first resistor that couples to a voltage node of the integrated circuit. Similarly, a second diode couples between a second terminal in the pair of differential terminals and a second resistor that couples to the voltage node of the integrated circuit. The first and second resistors isolate the first and second terminals from a capacitive loading that would otherwise exist from the first and second diodes.
-
公开(公告)号:US11848696B2
公开(公告)日:2023-12-19
申请号:US17974030
申请日:2022-10-26
Applicant: QUALCOMM Incorporated
Inventor: Kshitij Yadav , Vijayakumar Dhanasekaran
CPC classification number: H04B1/40 , H03F3/185 , H03F3/193 , H03F2200/03 , H03F2200/451
Abstract: An aspect includes an apparatus including a first amplifier; a first field effect transistor (FET) including a first source coupled to an output of the first amplifier, and a first drain for coupling to a first load; and a first gate drive circuit including an input coupled to the output of the first amplifier and an output coupled to a first gate of the first FET. Another aspect includes a method including amplifying a first audio signal using a first audio amplifier to generate a first voltage; generating a first gate voltage based on the first voltage; applying the first gate voltage to a first gate of a first field effect transistor (FET) coupled between the first audio amplifier and a first audio transducer; and applying the first voltage to a first source of the first FET.
-
9.
公开(公告)号:US10855277B1
公开(公告)日:2020-12-01
申请号:US16773645
申请日:2020-01-27
Applicant: QUALCOMM Incorporated
Inventor: Kshitij Yadav
IPC: H02H3/18 , H02H3/22 , H03K19/00 , H03K19/0185
Abstract: Certain aspects of the present disclosure provide circuitry connecting an output of voltage reference circuitry powered by a relatively high voltage to an input of a voltage buffer configured to generate a voltage lower than the high voltage. The connecting circuitry prevents the high voltage from reaching the input of the voltage buffer. One example electronic circuit generally includes a voltage reference circuit configured to be powered by a relatively higher voltage, a buffer circuit configured to generate a relatively lower voltage as compared to the relatively higher voltage, and circuitry coupled between an output of the voltage reference circuit and an input of the buffer circuit, the circuitry being configured to prevent the higher voltage from reaching the input of the buffer circuit.
-
-
-
-
-
-
-
-