Invention Grant
US09184238B2 Vertical-channel type junction SiC power FET and method of manufacturing same
有权
垂直沟道型结SiC功率FET及其制造方法
- Patent Title: Vertical-channel type junction SiC power FET and method of manufacturing same
- Patent Title (中): 垂直沟道型结SiC功率FET及其制造方法
-
Application No.: US14270469Application Date: 2014-05-06
-
Publication No.: US09184238B2Publication Date: 2015-11-10
- Inventor: Kenichi Hisada , Koichi Arai
- Applicant: RENESAS ELECTRONICS CORPORATION
- Applicant Address: JP Tokyo
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Tokyo
- Agency: Mattingly & Malur, PC
- Priority: JP2013-110780 20130527
- Main IPC: H01L29/16
- IPC: H01L29/16 ; H01L29/808 ; H01L29/66 ; H01L29/06 ; H01L29/10

Abstract:
In order to secure the performance of a SiC-based JFET having an impurity diffusion rate lower than silicon-based one, a gate depth is secured while precisely controlling a distance between gate regions, instead of forming gate regions by ion implantation into the side wall of a trench. This means that a channel region defined by a gate distance and a gate depth should have a high aspect ratio. Further, due to limitations of process, a gate region is formed within a source region. Formation of a highly doped PN junction between source and gate regions causes various problems such as inevitable increase in junction current. In addition, a markedly high energy ion implantation becomes necessary for the formation of a termination structure. In the invention, provided is a vertical channel type SiC power JFET having a floating gate region below and separated from a source region and between gate regions.
Public/Granted literature
- US20140346528A1 VERTICAL-CHANNEL TYPE JUNCTION SIC POWER FET AND METHOD OF MANUFACTURING SAME Public/Granted day:2014-11-27
Information query
IPC分类: