Invention Application
- Patent Title: HIGH VOLTAGE CMOS WITH TRIPLE GATE OXIDE
-
Application No.: US15636055Application Date: 2017-06-28
-
Publication No.: US20170301673A1Publication Date: 2017-10-19
- Inventor: Binghua Hu , Pinghai Hao , Sameer Pendharkar , Seetharaman Sridhar , Jarvis Jacobs
- Applicant: Texas Instruments Incorporated
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L29/78 ; H01L29/66 ; H01L29/40 ; H01L27/088 ; H01L29/10 ; H01L29/417

Abstract:
An integrated circuit containing a first plurality of MOS transistors operating in a low voltage range, and a second plurality of MOS transistors operating in a mid voltage range, may also include a high-voltage MOS transistor which operates in a third voltage range significantly higher than the low and mid voltage ranges, for example 20 to 30 volts. The high-voltage MOS transistor has a closed loop configuration, in which a drain region is surrounded by a gate, which is in turn surrounded by a source region, so that the gate does not overlap field oxide. The integrated circuit may include an n-channel version of the high-voltage MOS transistor and/or a p-channel version of the high-voltage MOS transistor. Implanted regions of the n-channel version and the p-channel version are formed concurrently with implanted regions in the first and second pluralities of MOS transistors.
Public/Granted literature
- US10714474B2 High voltage CMOS with triple gate oxide Public/Granted day:2020-07-14
Information query
IPC分类: