Invention Grant
- Patent Title: Systems, methods, and apparatuses for matrix operations
-
Application No.: US16487421Application Date: 2017-07-01
-
Publication No.: US12106100B2Publication Date: 2024-10-01
- Inventor: Robert Valentine , Mark J. Charney , Elmoustapha Ould-Ahmed-Vall , Dan Baum , Zeev Sperber , Jesus Corbal , Bret L. Toll , Raanan Sade , Igor Yanover , Yuri Gebil , Rinat Rappoport , Stanislav Shwartsman , Menachem Adelman , Simon Rubanovich
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: NICHOLSON DE VOS WEBSTER & ELLIOTT LLP
- International Application: PCT/US2017/040546 2017.07.01
- International Announcement: WO2018/174935A 2018.09.27
- Date entered country: 2019-08-20
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F7/485 ; G06F7/487 ; G06F7/76 ; G06F9/38 ; G06F17/16

Abstract:
Embodiments detailed herein relate to matrix (tile) operations. For example, decode circuitry to decode an instruction having fields for an opcode and a memory address; and execution circuitry to execute the decoded instruction to set a tile configuration for the processor to utilize tiles in matrix operations based on a description retrieved from the memory address, wherein a tile a set of 2-dimensional registers are discussed.
Public/Granted literature
- US20200065352A1 SYSTEMS, METHODS, AND APPARATUSES FOR MATRIX OPERATIONS Public/Granted day:2020-02-27
Information query