- 专利标题: Process for making multi-gate transistors and resulting structures
-
申请号: US17107558申请日: 2020-11-30
-
公开(公告)号: US11532485B2公开(公告)日: 2022-12-20
- 发明人: Su-Hao Liu , Tsan-Chun Wang , Liang-Yin Chen , Jing-Huei Huang , Lun-Kuang Tan , Huicheng Chang
- 申请人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 申请人地址: TW Hsinchu
- 专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人地址: TW Hsinchu
- 代理机构: Slater Matsil, LLP
- 主分类号: H01L21/31
- IPC分类号: H01L21/31 ; H01L21/3115 ; H01L27/092 ; H01L29/78 ; H01L21/8238 ; H01L21/311 ; H01L29/66 ; H01L21/8234 ; H01L27/088
摘要:
In a gate last metal gate process for forming a transistor, a dielectric layer is formed over an intermediate transistor structure, the intermediate structure including a dummy gate electrode, typically formed of polysilicon. Various processes, such as patterning the polysilicon, planarizing top layers of the structure, and the like can remove top portions of the dielectric layer, which can result in decreased control of gate height when a metal gate is formed in place of the dummy gate electrode, decreased control of fin height for finFETs, and the like. Increasing the resistance of the dielectric layer to attack from these processes, such as by implanting silicon or the like into the dielectric layer before such other processes are performed, results in less removal of the top surface, and hence improved control of the resulting structure dimensions and performance.
公开/授权文献
信息查询
IPC分类: