- 专利标题: Method for generation of independent clock signals from the same oscillator
-
申请号: US16917828申请日: 2020-06-30
-
公开(公告)号: US11245406B2公开(公告)日: 2022-02-08
- 发明人: Harihara Subramanian Ranganathan , Xue-Mei Gong , James D. Barnette , Nathan J. Shashoua , Srisai Rao Seethamraju
- 申请人: Silicon Laboratories Inc.
- 申请人地址: US TX Austin
- 专利权人: Silicon Laboratories Inc.
- 当前专利权人: Silicon Laboratories Inc.
- 当前专利权人地址: US TX Austin
- 代理机构: Zagorin Cave LLP
- 主分类号: H03L7/197
- IPC分类号: H03L7/197 ; H03L7/093
摘要:
A clock product includes a first phase-locked loop circuit including a first frequency divider. The first phase-locked loop circuit is configured to generate a first clock signal tracking a first reference clock signal and a second reference clock signal. The first phase-locked loop circuit is controlled by a first divide value and a first divide value adjustment based on the first reference clock signal. The clock product includes a circuit including a second frequency divider. The circuit is configured to generate a second clock signal based on the first clock signal, a second divide value, and a second divide value adjustment. The second clock signal tracks the second reference clock signal. The second divide value adjustment is based on the first divide value adjustment and opposes the first divide value adjustment.
公开/授权文献
信息查询
IPC分类: