- 专利标题: Systems, methods, and apparatuses for implementing die recovery in two-level memory (2LM) stacked die subsystems
-
申请号: US15283055申请日: 2016-09-30
-
公开(公告)号: US10249597B2公开(公告)日: 2019-04-02
- 发明人: Lakshminarayana Pappu , Kalyan C. Kolluru , Pete D. Vogt , Christopher J. Nelson , Amande B. Trang , Uddalak Bhattacharya
- 申请人: Intel Corporation
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Schwabe, Williamson & Wyatt, P.C.
- 主分类号: G11C5/06
- IPC分类号: G11C5/06 ; H01L25/065 ; H01L25/18 ; G11C5/02 ; G11C29/02 ; G11C29/12 ; G11C29/48 ; G11C29/00
摘要:
Systems, methods, and apparatuses for implementing die recovery in Two-Level Memory (2LM) stacked die subsystems are described. A stacked semiconductor package includes a processor functional silicon die at a first layer of the stacked semiconductor package; one or more memory dies forming a corresponding one or more memory layers of the stacked semiconductor package; a plurality of Through Silicon Vias (TSV s) formed through the one or more memory dies; a plurality of physical memory interfaces electrically interfacing the one or more memory dies to the processor functional silicon die at the first layer through the memory layers via the plurality of TSVs; and a redundant physical memory interface formed by a redundant TSV traversing through the memory layers to the processor functional silicon die at the first layer through which to reroute a memory signal path from a defective physical memory interface at a defective TSV to a functional signal path traversing the redundant TSV.
公开/授权文献
信息查询