-
公开(公告)号:US20220137661A1
公开(公告)日:2022-05-05
申请号:US17509374
申请日:2021-10-25
发明人: Jiamin SITU , Zhenhua HUANG , Yang SHI , Jun WU
IPC分类号: G06F1/12
摘要: An electronic device comprises a first processor, a second processor and a communication interface. The first processor operates according to a first clock, and comprises a first time-stamp counter to count the first clock to obtain a first count value. The second processor operates according to a second clock, and comprises a second time-stamp counter to count the second clock to obtain a second count value. The communication interface is coupled between the first processor and the second processor. The first processor periodically sends the first count value to the second processor through the communication interface. When the second processor receives the first count value, the second processor adds a preset deviation value to the first count value to obtain a synchronization value, resets the second count value, and the sum of the synchronization value and the second count value is read by the second processor.