-
1.
公开(公告)号:US20210065835A1
公开(公告)日:2021-03-04
申请号:US16823720
申请日:2020-03-19
Applicant: Samsung Electronics Co., Ltd.
Inventor: Wonyeoung JUNG , Hyunglae EUN , Dong KIM , Inhoon PARK
IPC: G11C29/44 , G11C29/42 , G11C11/408 , G11C11/406
Abstract: A test operation condition of a volatile memory device is set such that an error probability is increased based on the test operation condition, compared to a normal operation condition for a normal operation of the volatile memory device. A test mode is set with respect to a test object region corresponding to at least a portion of a memory cell array included in the volatile memory device. A test operation of the volatile memory device is performed based on the test operation condition during the test mode to detect error position information of errors in data stored in the test object region. A runtime repair operation is performed with respect to the volatile memory device based on the error position information.
-
公开(公告)号:US20210064462A1
公开(公告)日:2021-03-04
申请号:US16824660
申请日:2020-03-19
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyunglae EUN , Dong KIM , Inhoon PARK
IPC: G06F11/10 , G11C29/44 , G11C11/4093
Abstract: A semiconductor memory device includes a memory cell array, an error correction code (ECC) engine, an input/output (I/O) gating circuit connected between the memory cell array and the ECC engine, an error information register and a control logic circuit. The memory cell array includes a plurality of memory cell rows. The control logic circuit controls the ECC engine, the I/O gating circuit and the error information register based on a command and address. The I/O gating circuit provides the ECC engine with codewords which are read from the memory cell array through refresh operations on the plurality of memory cell rows. The ECC engine performs an ECC decoding on main data of the codewords based on parity bits of the codewords and provides error generation signals to the control logic circuit in response to detecting correctable errors with respect to a corresponding address resulting from performing the ECC decoding.
-
公开(公告)号:US20210026732A1
公开(公告)日:2021-01-28
申请号:US16793381
申请日:2020-02-18
Applicant: Samsung Electronics Co., Ltd.
Inventor: Inhoon PARK , Dong Kim , Hyunglae Eun , Chulseung Lim , Wonyeoung Jung
Abstract: A memory system includes a plurality of memory devices, each of the plurality of memory devices including a plurality of memory cells, and at least one of the plurality of memory devices including a backup region, and a memory controller configured to store data to be stored in a plurality of selected memory cells in the plurality of selected memory cells and the backup region, the plurality of selected memory cells being connected to a selected word line of a selected memory device among the plurality of memory devices, and replace the selected word line with a redundancy word line to which a plurality of redundancy memory cells among the plurality of memory cells are connected in response to a correctable error correction code (CECC) occurring in at least one of the plurality of selected memory cells.
-
公开(公告)号:US20240257889A1
公开(公告)日:2024-08-01
申请号:US18508903
申请日:2023-11-14
Applicant: Samsung Electronics Co., Ltd.
Inventor: Dong KIM , Inhoon PARK
CPC classification number: G11C29/022 , G11C29/76 , G11C29/789
Abstract: A storage device includes a volatile memory and a storage controller, which is configured to control the volatile memory. The volatile memory includes a memory cell array, which has a plurality of sub-cell arrays therein, and a plurality of sub-wordline driver blocks, which are configured to drive sub-wordlines electrically connected to at least one of the plurality of sub-cell arrays. The storage controller includes: a volatile memory interface configured to transmit data to and receive data from the volatile memory, and detect an error bit(s) of data output from the volatile memory, a working memory configured to store a structure map table, which maps unit areas of the volatile memory, the sub-wordlines, and the plurality of sub-wordline driver blocks, and a processor, which is configured to: update an error count of a unit area of the volatile memory that corresponds to the error bit(s) detected from the volatile memory interface to the structure map table, detect at least one of a defective sub-wordline and defective sub-wordline driver block, by accessing the structure map table, and then repair at least one memory cell connected to the defective sub-wordline and/or repair at least one memory cell associated with the defective sub-wordline driver block.
-
公开(公告)号:US20210090678A1
公开(公告)日:2021-03-25
申请号:US17019929
申请日:2020-09-14
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyunglae EUN , Dong KIM , Inhoon PARK
Abstract: A storage device includes a non-volatile memory; a volatile memory; and a memory controller configured to control the non-volatile memory and the volatile memory. The memory controller is configured to, in response to a determination that a progressive defect has occurred in at least one memory of the non-volatile memory or the volatile memory during an operation of the storage device, such that the at least one memory is determined to be a defective memory, perform a repair operation on the defective memory based on executing a memory revival firmware.
-
-
-
-