-
公开(公告)号:US12218212B2
公开(公告)日:2025-02-04
申请号:US18496336
申请日:2023-10-27
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Doosan Back , Dongoh Kim , Gyuhyun Kil , Jung-Hoon Han
IPC: H01L29/423 , H01L29/417 , H01L29/51
Abstract: A semiconductor device includes a gate stack including a gate insulating layer and a gate electrode on the gate insulating layer. The gate insulating layer includes a first dielectric layer and a second dielectric layer on the first dielectric layer, and a dielectric constant of the second dielectric layer is greater than a dielectric constant of the first dielectric layer. The semiconductor device also includes a first spacer on a side surface of the gate stack, and a second spacer on the first spacer, wherein the second spacer includes a protruding portion extending from a level lower than a lower surface of the first spacer towards the first dielectric layer, and a dielectric constant of the second spacer is greater than the dielectric constant of the first dielectric layer and less than a dielectric constant of the first spacer.
-
公开(公告)号:US11545554B2
公开(公告)日:2023-01-03
申请号:US17406162
申请日:2021-08-19
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Doosan Back , Dongoh Kim , Gyuhyun Kil , Jung-Hoon Han
IPC: H01L29/423 , H01L29/417 , H01L29/51
Abstract: A semiconductor device includes a gate stack including a gate insulating layer and a gate electrode on the gate insulating layer. The gate insulating layer includes a first dielectric layer and a second dielectric layer on the first dielectric layer, and a dielectric constant of the second dielectric layer is greater than a dielectric constant of the first dielectric layer. The semiconductor device also includes a first spacer on a side surface of the gate stack, and a second spacer on the first spacer, wherein the second spacer includes a protruding portion extending from a level lower than a lower surface of the first spacer towards the first dielectric layer, and a dielectric constant of the second spacer is greater than the dielectric constant of the first dielectric layer and less than a dielectric constant of the first spacer.
-
公开(公告)号:US20240063279A1
公开(公告)日:2024-02-22
申请号:US18496336
申请日:2023-10-27
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Doosan Back , Dongoh Kim , Gyuhyun Kil , Jung-Hoon Han
IPC: H01L29/423 , H01L29/417 , H01L29/51
CPC classification number: H01L29/42368 , H01L29/41725 , H01L29/513
Abstract: A semiconductor device includes a gate stack including a gate insulating layer and a gate electrode on the gate insulating layer. The gate insulating layer includes a first dielectric layer and a second dielectric layer on the first dielectric layer, and a dielectric constant of the second dielectric layer is greater than a dielectric constant of the first dielectric layer. The semiconductor device also includes a first spacer on a side surface of the gate stack, and a second spacer on the first spacer, wherein the second spacer includes a protruding portion extending from a level lower than a lower surface of the first spacer towards the first dielectric layer, and a dielectric constant of the second spacer is greater than the dielectric constant of the first dielectric layer and less than a dielectric constant of the first spacer.
-
公开(公告)号:US11758713B2
公开(公告)日:2023-09-12
申请号:US17386008
申请日:2021-07-27
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Dongoh Kim , Gyuhyun Kil , Junghoon Han , Doosan Back
IPC: H10B12/00 , H01L27/092
CPC classification number: H10B12/50 , H01L27/092 , H10B12/315
Abstract: A semiconductor device includes first and second trenches in respective first and second regions in a substrate, a first isolation structure having a first inner wall oxide pattern, a first liner, and a first filling insulation pattern sequentially stacked I the first trench, a second isolation structure having a second inner wall oxide pattern, a second liner, and a second filling insulation pattern sequentially stacked I the second trench, a first gate structure having a first high-k dielectric pattern, a first P-type metal pattern, and a first N-type metal pattern sequentially stacked on the first region, and a second gate structure having a second high-k dielectric pattern and a second N-type metal pattern sequentially stacked on the second region, wherein the first and second liners protrude above upper surfaces of the first and second inner wall oxide patterns and the first and second filling insulation patterns, respectively.
-
公开(公告)号:US11843039B2
公开(公告)日:2023-12-12
申请号:US18074125
申请日:2022-12-02
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Doosan Back , Dongoh Kim , Gyuhyun Kil , Jung-Hoon Han
IPC: H01L29/423 , H01L29/417 , H01L29/51
CPC classification number: H01L29/42368 , H01L29/41725 , H01L29/513
Abstract: A semiconductor device includes a gate stack including a gate insulating layer and a gate electrode on the gate insulating layer. The gate insulating layer includes a first dielectric layer and a second dielectric layer on the first dielectric layer, and a dielectric constant of the second dielectric layer is greater than a dielectric constant of the first dielectric layer. The semiconductor device also includes a first spacer on a side surface of the gate stack, and a second spacer on the first spacer, wherein the second spacer includes a protruding portion extending from a level lower than a lower surface of the first spacer towards the first dielectric layer, and a dielectric constant of the second spacer is greater than the dielectric constant of the first dielectric layer and less than a dielectric constant of the first spacer.
-
公开(公告)号:US11792976B2
公开(公告)日:2023-10-17
申请号:US17371558
申请日:2021-07-09
Applicant: Samsung Electronics Co., Ltd.
Inventor: Dongoh Kim , Gyuhyun Kil , Junghoon Han , Doosan Back
IPC: H10B12/00
CPC classification number: H10B12/50 , H10B12/0335 , H10B12/053 , H10B12/09 , H10B12/315 , H10B12/34 , H10B12/482 , H10B12/485
Abstract: A semiconductor memory device may have a substrate including an active region in a memory cell region and a logic active region in a peripheral region, an element isolation structure between the active region and the logic active region, an insulating layer pattern covering the active region, and a support insulating layer. The insulating layer pattern may include an extension portion that extends along the element isolation structure, may be spaced apart from the element isolation structure, and may overhang over the element isolation structure. The support insulating layer may fill a recess space defined between the extension portion and the element isolation structure.
-
公开(公告)号:US20230276619A1
公开(公告)日:2023-08-31
申请号:US18049061
申请日:2022-10-24
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jungmin Ju , Gyuhyun Kil , Hyebin Choi , Doosan Back , Ahrang Choi , Jung-Hoon Han
IPC: H01L27/108
CPC classification number: H01L27/10897 , H01L27/10814 , H01L27/10894
Abstract: A semiconductor device includes a substrate having first and second active patterns therein, which are spaced apart from each other. The first active pattern has a top surface that is elevated relative to a top surface of the second active pattern. A channel semiconductor layer is provided on the top surface of the first active pattern. A first gate pattern is provided, which includes a first insulating pattern, on the channel semiconductor layer. A second gate pattern is provided, which includes a second insulating pattern having a thickness greater than a thickness of the first insulating pattern, on the top surface of the second active pattern.
-
-
-
-
-
-